# XSR v1.6.1

# **Porting Guide**

MAR-2008, Version 6.1





## **Copyright notice**

Copyright © Samsung Electronics Co., Ltd

All rights reserved.

#### **Trademarks**

XSR is a trademark of Samsung Electronics Co., Ltd in Korea and other countries.

### **Restrictions on Use and Transfer**

All software and documents of XSR are commercial. Therefore, you must install, use, redistribute, modify and purchase only in accordance with the terms of the license agreement you entered into with Samsung Electronics Co., Ltd.

All advertising materials mentioning features or use of this software must display the following acknowledgement: Flash SW Group.

"This product includes XSR written by Samsung Electronics Co., Ltd."

## **Contact Information**

Flash Software Group Memory Division Samsung Electronics Co., Ltd Address: BanWol-Dong, Hwasung-City Gyeonggi-Do, Korea, 445-701



## **Preface**

SEC XSR POG-001

This Document is a Porting Guide for XSR (eXtended Sector Remapper) developed by Samsung Electronics.

## **Purpose**

This document is XSR Porting Guide. This document explains the definition, architecture, system requirement, and porting tutorial of XSR. This document also provides the features and API of each module - OAM, PAM, LLD - that a user should know well to port XSR.

### Scope

This document is for Project Manager, Project Leader, Application Programmers, etc.

## **Definitions and Acronyms**

FTL (Flash Translation A software module which maps between logical addresses and

Layer) physical addresses when accessing to flash memory

**XSR** eXtended Sector Remapper STL Sector Translation Layer **BML** Block Management Layer LLD Low Level Device Driver

Initial bad block Invalid blocks upon arrival from the manufacturers

Run-time bad block Additional invalid blocks may occur during the life of NAND

flash usage

The file system performs read/write operations in a 512-byte Sector

unit called sector.

Page NAND flash memory is partitioned into fixed-sized pages. A

page is (512+16) bytes or (2048 + 64) bytes.

Block NAND flash memory is partitioned into fixed-sized blocks. A

block is 16K bytes or 128K bytes.

Wear-Leveling Wear-leveling algorithm is an algorithm for increasing lifetime

algorithm of NAND flash memory

NAND flash device NAND flash device is a device that contains NAND flash

memory or NAND flash controller.

NAND flash memory NAND-type flash memory

The method that can increase time and device operation Deferred Check Operation performance. Every operation function of LLD defers the

check routine to the next operation.

OneNAND Samsung NAND flash device that includes NAND flash

memory and NAND flash controller.

### **Related Documents**

- SEC, XSR v1.6.1 Part 1. Sector Translation Layer Programmer's Guide, Samsung Electronics, Co., LTD, NOV-2007

- SEC, XSR v1.6.1 Part 2. Block Management Layer Programmer's Guide, Samsung Electronics, Co., LTD, NOV-2007



# **Contents**

| 1. Introduction                 | 9   |
|---------------------------------|-----|
| 1.1. XSR Overview               | 9   |
| 1.2. XSR System Architecture    | 10  |
| 1.3. XSR Features               | 11  |
| 2. Development Environment      | 12  |
| 2.1. System Requirement         | 12  |
| 2.2. Directory Structure        | 12  |
| 3. Porting Tutorial             | 14  |
| 3.1. Prerequisite               | 14  |
| 3.1.1. Porting Outline          | 14  |
| 3.1.2. Condition Check          | 15  |
| 3.2. Porting Example            | 16  |
| 3.2.1. Extract XSR File         | 16  |
| 3.2.2. OAM Porting              | 16  |
| 3.2.3. LLD Porting              | 22  |
| 3.2.4. PAM Porting              | 38  |
| 3.2.5. Application Creating     | 41  |
| 4. OAM (OS Adaptation Module)   | 48  |
| 4.1. Description & Architecture | 48  |
| 4.2. API 50                     |     |
| OAM_Malloc                      | 51  |
| OAM_Free                        | 52  |
| OAM_Memcpy                      | 53  |
| OAM_Memset                      | 54  |
| OAM_Memcmp                      | 55  |
| OAM_Debug                       | 57  |
| OAM_CreateSM                    | 58  |
| OAM_DestroySM                   | 59  |
| OAM_AcquireSM                   | 60  |
| OAM_ReleaseSM                   | 61  |
| OAM_InitInt                     | 62  |
| OAM_BindInt                     | 63  |
| OAM_EnableInt                   | 65  |
| OAM_DisableInt                  | 67  |
| OAM_ClearInt                    | 69  |
| OAM_ResetTimer                  | 71  |
| OAM_GetTime                     | 72  |
| OAM_WaitNMSec                   | 73  |
| OAM_Pa2Va                       | 74  |
| OAM_Idle                        | 75  |
| OAM_GetROLockFlag               | 76  |
| 5. LLD (Low Level Driver)       | 77  |
| 5.1. Description & Architecture | 77  |
| 5.2. API 79                     | 0.1 |
| XXX_Init                        | 81  |
| XXX_Open                        | 82  |



| XXX_Close                                             | 83         |  |  |  |
|-------------------------------------------------------|------------|--|--|--|
| XXX_GetDevInfo                                        | 84         |  |  |  |
| XXX_Read                                              | 87         |  |  |  |
| XXX_Write                                             | 89         |  |  |  |
| XXX_Erase                                             | 91         |  |  |  |
| XXX_TwoPlaneRead                                      | 93         |  |  |  |
| XXX_TwoPlaneWrite                                     | 96         |  |  |  |
| XXX_MErase                                            |            |  |  |  |
| XXX_EraseVerify                                       | 102        |  |  |  |
| XXX_LoadWrite                                         | 104        |  |  |  |
| XXX_Copy                                              | 106        |  |  |  |
| XXX_ChkInitBadBlk                                     | 108        |  |  |  |
| XXX_SetRWArea                                         | 110        |  |  |  |
| XXX_SetLockArea                                       | 112        |  |  |  |
| XXX_SetLockTightenArea                                | 114        |  |  |  |
| XXX_IOCtl                                             | 116        |  |  |  |
| XXX_GetPrevOpData                                     | 119        |  |  |  |
| XXX_FlushOp                                           | 121        |  |  |  |
| XXX_OTPRead                                           | 123        |  |  |  |
| XXX_OTPWrite                                          | 125        |  |  |  |
| XXX_OTPLock                                           | 127        |  |  |  |
| XXX_GetOTPLockInfo                                    | 128        |  |  |  |
| XXX_GetPlatformInfo                                   | 130        |  |  |  |
| XXX_ReadAhead                                         | 132        |  |  |  |
| 6. PAM (Platform Adaptation Module)                   | 134        |  |  |  |
| 6.1. Description & Architecture                       | 134        |  |  |  |
| 6.2. API 136                                          | 131        |  |  |  |
| PAM_Init                                              | 137        |  |  |  |
| PAM_GetPAParm                                         | 138        |  |  |  |
| PAM_RegLFT                                            |            |  |  |  |
| PAM_InitInt                                           | 140<br>143 |  |  |  |
| PAM_BindInt                                           | 144        |  |  |  |
| PAM_EnableInt                                         | 145        |  |  |  |
| PAM_DisableInt                                        | 146        |  |  |  |
| PAM_ClearInt                                          | 147        |  |  |  |
| PAM_Memcpy                                            | 148        |  |  |  |
| **                                                    |            |  |  |  |
| 7. Advanced Topics                                    | 149        |  |  |  |
| 7.1. Semaphore                                        | 149        |  |  |  |
| 7.1.1. Backgrounds                                    | 149        |  |  |  |
| 7.1.2. Semaphore                                      | 150        |  |  |  |
| 7.1.3. Implementation                                 | 151        |  |  |  |
| 7.2. Interrupt                                        | 155        |  |  |  |
| 7.2.1. Interrupt of Device Driver Concept             | 155        |  |  |  |
| 7.2.2. Synchronous / Asynchronous Device Driver Model | 156        |  |  |  |
| 7.2.3. BML and Interrupt                              | 159        |  |  |  |
| 7.2.4. STL and Interrupt                              | 159<br>162 |  |  |  |
| 7.2.5. Timer                                          |            |  |  |  |
| 7.2.6. Implementation                                 |            |  |  |  |
| 7.3. Power-Off Recovery                               | 167<br>167 |  |  |  |
| 7.3.1. Power-Off Error Processing and Timer           |            |  |  |  |
| 7.3.2. Implementation                                 | 170        |  |  |  |
| 7.4. Deferred Check Operation                         | 171        |  |  |  |
| 7.5. Byte Alignment Restrictions                      | 173        |  |  |  |



| 7.6. ECC Policy | 173 |
|-----------------|-----|
| Appendix        | 177 |
| Index           | 178 |



# **Figures**

| Figure 1-1. XSR System Architecture                                  | 10  |
|----------------------------------------------------------------------|-----|
| Figure 2-1. XSR and Platform Directory Structure                     | 12  |
| Figure 3-1. XSR Porting Flowchart                                    | 14  |
| Figure 3-2. XSR and Platform Directory                               | 15  |
| Figure 3-3. XSR and Platform Directory                               | 16  |
| Figure 3-4. OAM Function Classification                              | 17  |
| Figure 3-5. Simple NAND Emulator Design                              | 22  |
| Figure 3-6. LLD Function Classification                              | 23  |
| Figure 3-7. PAM Function Classification                              | 38  |
| Figure 3-8. XSRHello Project Structure                               | 45  |
| Figure 3-9. XSRHello Project Working Screen                          | 46  |
| Figure 4-1. OAM in XSR System Architecture                           | 48  |
| Figure 5-1. LLD in XSR System Architecture                           | 78  |
| Figure 6-1. PAM in XSR System Architecture                           | 135 |
| Figure 6-2. Register LLD Address to BML                              | 140 |
| Figure 6-3. Define Volume and Device of BML                          | 141 |
| Figure 7-1. Simultaneous Requests to BML                             | 149 |
| Figure 7-2. Semaphore Operation in BML                               | 150 |
| Figure 7-3. Semaphore Usage Example                                  | 151 |
| Figure 7-4. Device Driver Concept                                    | 155 |
| Figure 7-5. Interrupt of Hardware Device                             | 156 |
| Figure 7-6. Polling                                                  | 156 |
| Figure 7-7. Synchronous Device Driver Operation                      | 157 |
| Figure 7-8. Interrupt Usage at Device Driver                         | 158 |
| Figure 7-9. Asynchronous Device Driver Operation                     | 158 |
| Figure 7-10. BML and Interrupt                                       | 159 |
| Figure 7-11. STL to BML Mapping Example                              | 160 |
| Figure 7-12. Operation Queue Created by STL_AWrite()                 | 161 |
| Figure 7-13. STL_Sync() Operation (nQuantum: 1)                      | 162 |
| Figure 7-14. Flowchart of STL_Sync()                                 | 163 |
| Figure 7-15. Flow between upper layer and XSR in asynchronous mode   | 166 |
| Figure 7-16. Power-off Slope Assumption                              | 168 |
| Figure 7-17. NAND Block Erase Error at Power-off                     | 169 |
| Figure 7-18. OAM_WaitNMSec() Usage                                   | 170 |
| Figure 7-19. Compare General Operation with Deferred Check Operation | 171 |



# **Tables**

| Table 2-1. System Requirement                                            | 12           |
|--------------------------------------------------------------------------|--------------|
| Table 2-2. Component of XSR and Platform Directory                       | 12           |
| Table 4-1. OAM API                                                       | 50           |
| Table 5-1. LLD API                                                       | 79           |
| Table 5-2. LLDSpec in LLD.h                                              | 85           |
| Table 5-3. LLDMEArg data structure in LLD.h                              | 100          |
| Table 5-4. LLDMEList data structure in LLD.h                             | 100          |
| Table 5-5. SGL data structure in XsrTypes.h                              | 105          |
| Table 5-6. SGLEntry data structure in XsrTypes.h                         | 105          |
| Table 5-7 CPSGL data structure in XsrTypes.h                             | 107          |
| Table 5-8. SGLEntry data structure in XsrTypes.h                         | 107          |
| Table 5-9. LLDPlatformInfo data structure in LLD.h                       | 130          |
| Table 6-1. PAM API                                                       | 136          |
| Table 7-1. XSR Multiple volume/device supporting                         | 150          |
| Table 7-2. 4Byte Alignment Example                                       | 173          |
| Table 7-3. Usage of Main Buffer and Spare Buffer in Read/Write Operation | 174          |
| Table 7-4. Return values of Main area ECC error                          | 175          |
| Table 7-5. Return values of Spare area ECC error                         | $17\epsilon$ |



# Introduction

This document is a Porting Guide of XSR (eXtended Sector Remapper). This chapter first introduces the definition, system architecture, and features of XSR.

## 1.1. XSR Overview

## ☐ Flash Memory

Flash memory is an electronically programmable nonvolatile memory. It is used in laptop computer, PDA, or cell phone as storage. It is divided into two types, NOR and NAND, according to its cell composition at manufacturing. NAND flash memory has higher capacity and is cheaper than NOR flash memory. It has many benefits and widely used as storage of portable device.

## ☐ NAND Flash Memory

Unlike a hard disk, a user cannot rewrite data on NAND flash memory. It means user cannot overwrite existing data on it without first executing an erase operation. A user needs to erase the current data to write new data. Additionally, erase operation is performed by a block, which is larger than other operation unit; read and write operation is performed by a page on NAND flash memory. This prolongs working time, because unrelated data must also be erased and then rewritten to complete updating.

NAND flash memory is also limited in the number of times it can be written to and then erased (erase cycles). Flash device writes data sporadically, not in its address order. Specific sector can be written more frequently and the entire flash device becomes unusable eventually. Lastly, NAND flash memory can have an initial bad block when it is manufactured and a run time bad block or bit-flipping<sup>2</sup> when it is used.

## ☐ XSR development background

As the above reason, a user cannot manage data on NAND flash memory like block devices3. Therefore, data management of NAND flash memory is very important issue. To cover that, Samsung Electronics develops the flash management software XSR (eXtended Sector Remapper) to use NAND flash memory as a regular block device. XSR has same functionalities with well-known FTL (Flash Translation Layer). Basically, it is a software layer or device driver, that resides between the OS file system and the NAND flash memory. XSR can be used separately and is independent of Operating system as a common component itself. It provides the OS with full block-device functionality so that NAND flash memory appears to the OS as a regular hard disk drive, while it transparently manages the flash data.

<sup>&</sup>lt;sup>1</sup> Bad block is a block on which data cannot be read, written, or erased. There are two types of bad blocks: Initial bad block and Run-time bad block. Initial bad block occurs from manufacturer and runtime bad block occurs during using of NAND flash memory.

2 Bad block is a block.

Bad block is a block on which data cannot be read, written, or erased. When 1 bit error happens, XSR corrects the error itself, called bit-flipping.

Block devices include all disk drives and other mass-storage devices on the computer.



## 1.2. XSR System Architecture

As mentioned in chapter 1.1. XSR Overview, XSR exists between the file system and NAND flash memory. It works in conjunction with an existing Operating system or in some embedded applications.

File System **Block Device Interface** Logical Flash Address XSR Core **OS** Adaptation Module Sector Translation Layer Virtual Flash Address Platform Adaptation Block Management Layer Module Physical Flash Address Low Level Device Driver NAND Flash Memory

Figure 1-1 shows the system architecture of XSR.

Figure 1-1. XSR System Architecture

There is a file system at the top of the figure. Block device interface exists between the file system and XSR. Block device interface is a kind of driver layer, which provides a file system with block device services. Block device interface code is ported for each OS.

There is XSR at the middle of the figure and it consists of four parts: XSR core, OAM (OS Adaptation Module, PAM (platform adaptation module), and LLD (Low Level Device Driver). The following briefly explains each of them.

□ XSR core: XSR core is composed of two layers: STL (Sector Translation Layer) and BML (Block Management Layer). STL is a top layer of XSR. BML is below the STL. The layers specifically have different features with each other, but all they are to perform the



basic functionalities of XSR as block device emulation and flash memory management. The main features of each layer are as follows.

- STL (Sector Translation Layer): translates a logical address from the file system into the virtual flash address. It internally has wear-leveling 4 during the address translation.
- **BML** (Block Management Layer): translates the virtual address from the upper layer into the physical address. At this time, BML does the address translation in consideration of bad block and the number of NAND device in use. BML accesses LLD<sup>5</sup>, which actually performs read, write, or erase operation, with the physical address.

#### Note

Each layer of XSR can be operated separately as a module. Thus, STL can be used with other layer, which has same functionalities with BML.

| □ OAM: OAM is at the right of the figure. OAM connects XSR with the OS. OAM needs to be configured according to your OS environment to use NAND flash memory.                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| □ PAM: PAM is below OAM. PAM connects XSR with the platform. PAM also needs to be configured according to your platform to use NAND flash memory.                                        |
| □ LLD: There is a low level device driver between BML and NAND flash memory. It reads, writes, or erases data on the physical sector address received from XSR and is controlled by BML. |

## 1.3. XSR Features

The following describes the main benefits and features of XSR implementation.

| ☐ It emulates a block device and manages data on NAND flash memory efficiently.          |
|------------------------------------------------------------------------------------------|
| ☐ It extends the life span of NAND flash memory by enhancing Wear-leveling.              |
| ☐ It can be embedded in any kind of OS using NAND flash memory.                          |
| ☐ It enhances data integrity by managing a bad block and performing error detection or   |
| correction.                                                                              |
| ☐ It reduces data loss in case of sudden power failure with the advanced algorithms, and |
| guarantees data stability                                                                |

In the next chapter, XSR build and installation procedures are covered in detail.

<sup>&</sup>lt;sup>4</sup> Wear-leveling is an internal operation to use every block of NAND flash memory evenly through the

algorithm. It extends NAND flash memory life span.

<sup>5</sup> LLD is an abbreviation of Low Level Device Driver. It performs actual read/write/erase operation to NAND flash memory as a device driver.



# **Development Environment**

This chapter describes the system requirement and the directory structure.

## 2.1. System Requirement

Table 2-1 shows the system requirement to install XSR and use it.

**Table 2-1. System Requirement** 

| System Requirement |                                      |  |
|--------------------|--------------------------------------|--|
| Host OS            | Windows 2K/XP                        |  |
| Target CPU         | 50 MIPS                              |  |
| Source Disk Space  | About 8 MB                           |  |
| NAND Flash Chip    | Samsung NAND Chip Emulator using RAM |  |
| Target Disk Space  | Minimum 50 MB                        |  |

# 2.2. Directory Structure

Figure 2-1 shows the XSR and Platform Directory Structure. Depending on type of released package, detail structure of directories can be different from Figure 2-1.



Figure 2-1. XSR and Platform Directory Structure

Table 2-2 describes the components of XSR and Platform directory structure in Figure 2-1. The following table only refers to porting related components of XSR and Platform directory.

Table 2-2. Component of XSR and Platform Directory

| Director | ·y   | Description                                            |
|----------|------|--------------------------------------------------------|
| XSR      |      | This folder is a base directory when XSR is installed. |
|          | Core | This folder has XSR source code. (STL and BML)         |



|                                       | Dz  | This folder has XSR debugging message file.                  |
|---------------------------------------|-----|--------------------------------------------------------------|
| Inc This folder has XSR header files. |     | This folder has XSR header files.                            |
|                                       | Lib | This folder has XSR libraries (STL and BML).                 |
| LLD This folder has LLD source code.  |     | This folder has LLD source code.                             |
|                                       | OAM | This folder has OAM source code.                             |
| Platform                              |     | This folder is a base directory for platform dependent code. |
|                                       | PAM | This folder has platform source code.                        |



# 3. Porting Tutorial

This chapter describes a porting example of XSR. First of all, you should read the prerequisite and check points. Then, follow the steps of the porting example.

## 3.1. Prerequisite

## 3.1.1. Porting Outline

The procedure of the porting example is as follows.



Figure 3-1. XSR Porting Flowchart



This document shows you the process to port XSR on a PC. So, you port OAM (OS Adaptation Module) to Win32. You implement ANSI functions, and Message print functions. You do not implement the semaphore functions, because you use the single process. Also, you do not implement both interrupt functions and timer functions, because you do not use real NAND flash memory.

In porting LLD, you do not use a real device or NAND flash memory. This document shows you the process to make a simple NAND emulator including small block NAND flash memory functionality. You do not implement functions related to Deferred Check Operation.

In porting PAM, you use the simple NAND emulator that is made in implementing LLD. You implement the device and driver configuration functions

After implementing OAM, LLD and PAM, you create the application in Visual Studio and check that XSR is normally operated. Therefore, XSR porting example will be completed.

## 3.1.2. Condition Check

Before you start the porting example, you should check the files to use in porting. The following figure shows XSR and Platform directory structure to check.



Figure 3-2. XSR and Platform Directory

The following description only refers to porting related files in XSR and Platform directory.



Now, you fulfill all prerequisite for the porting example.



## 3.2. Porting Example

Follow the next porting example step by step.

## 3.2.1. Extract XSR File

At first, extract the provided XSR file.

- 1) Create a folder named as **XSR** in any location to port.
- 2) Extract XSR\_1.6.0\_RTM.zip or XSR\_1.6.0\_xxx.zip in a newly created folder

Then, you can see the directory structure as follows.



Figure 3-3. XSR and Platform Directory

## 3.2.2. OAM Porting

Among three modules (OAM, LLD, and PAM), you port OAM at first.

OAM, an OS-dependent module, links XSR to OS. In this porting example, you exercise OAM porting to Win32 because you port XSR on a PC.

In \XSR\OAM folder, there is a template file MyOAM.cpp in Template folder. This template file contains 21 functions that are classified into 6 categories as follows.





Figure 3-4. OAM Function Classification

The following explains the classification of OAM functions.

## ☐ ANSI functions

ANSI functions are the mandatory functions that XSR library uses. You must implement these functions at all times.

> OAM\_Malloc() OAM\_Free() OAM\_Memcpy() OAM\_Memset() OAM\_Memcmp()

## ☐ Message print function

Message print function is the functions to print all XSR messages, including an error or debug message. If you do not implement this function, you cannot see XSR debug messages.

OAM\_Debug()

## **☐** Semaphore functions

The semaphore functions are the functions to protect codes or devices using XSR in multi-task or multi-process environment. For more information about the semaphore functions, refer to Chapter 7.1. Semaphore.

> OAM\_CreateSM() OAM\_DestroySM() OAM\_AcquireSM() OAM\_ReleaseSM()

## **□** Interrupt functions

The interrupt functions are the functions for Asynchronous functionality of XSR. For more information about the interrupt, refer to Chapter 7.2. Interrupt.

OAM\_InitInt() OAM\_BindInt() OAM\_EnableInt()



```
OAM DisableInt()
OAM_ClearInt()
```

#### **□** Timer functions

Timer functions are the functions to check the time flow for Asynchronous functionality of XSR or handle the time-related errors. For more information about timer, refer to Chapter 7.2.5 Timer and 7.3 Power-Off Recovery

```
OAM_ResetTimer()
OAM_GetTime()
OAM_WaitNMSec()
```

## ☐ Other functions

These functions does not correspond to any category above.

```
OAM_Pa2Va()
OAM_Idle()
OAM_GetROLockFlag()
```

Now, port OAM to Win32.

1) Make a duplicate of the existing **Template** folder in \XSR\OAM, and name the new folder as MyOAM.

Check there is a file MyOAM.cpp in the newly named folder MyOAM.

- 2) Open the existing file MyOAM.cpp in an editor.
- 3) Add the followings to include the header files.

```
#include <windows.h>
#include <stdio.h>
#include <stdarg.h>
#include <string.h>
```

4) Add the following code in bold to implement ANSI functions.

```
VOID *
OAM_Malloc(UINT32 nSize)
   return malloc(nSize);
}
VOID
OAM_Free(VOID *pMem)
   free(pMem);
}
VOID
OAM_Memcpy(VOID *pDst, VOID *pSrc, UINT32 nLen)
   memcpy((void *) pDst,(void *) pSrc, nLen);
```



```
VOID
OAM_Memset(VOID *pDst, UINT8 nData, UINT32 nLen)
   memset((void *) pDst, (int) nData, nLen);
INT32
OAM_Memcmp(VOID *pCmp1, VOID *pCmp2, UINT32 nLen)
   return memcmp((void *) pCmp1, (void *) pCmp2, nLen);
```

ANSI functions are implemented to map one-to-one with the standard ANSI function. Each six functions execute the general memory operation: memory allocation, memory release, memory copy, memory set, and memory comparison. You must implement these mandatory functions.

5) Add the following code in bold to implement Message print function.

```
VOID
OAM_Debug(VOID *pFmt, ...)
   static char aStr[4096];
   va_list
                ap;
   va_start(ap, pFmt);
   vsprintf(aStr, (char *) pFmt, ap);
   printf(aStr);
   va_end(ap);
```

Message print function prints messages on XSR. If you want to see an error or debug message of XSR, you should implement this function.

Do not modify the semaphore functions because you use a single process, not a multi-process. The current template always returns TRUE32.

```
OAM_CreateSM(SM32 *pHandle)
   *pHandle = 1;
   return TRUE32;
}
BOOL32
OAM_DestroySM(SM32 nHandle)
   return TRUE32;
}
```



```
BOOL32
OAM_AcquireSM(SM32 nHandle)
   return TRUE32;
BOOL32
OAM_ReleaseSM(SM32 nHandle)
   return TRUE32;
```

For detailed information about the semaphore functions, refer to Chapter 4.2. OAM APIs. For detailed information about the semaphore functionality, refer to Chapter 7.1. Semaphore.

7) Do not modify the interrupt functions because you do not use real NAND flash memory.

```
OAM_InitInt(UINT32 nLogIntId)
}
VOID
OAM_BindInt(UINT32 nLogIntId, UINT32 nPhyIntId)
VOID
OAM_EnableInt(UINT32 nLogIntId, UINT32 nPhyIntId)
VOID
OAM_DisableInt(UINT32 nLogIntId, UINT32 nPhyIntId)
VOID
OAM ClearInt(UINT32 nLogIntId, UINT32 nPhyIntId)
```

For detailed information about the interrupt functions, refer to Chapter 4.2. OAM APIs.

Do not modify timer functions because you do not real NAND flash memory.

```
VOID
OAM_ResetTimer(VOID)
UINT32
```



```
OAM_GetTime(VOID)
   return 0;
VOID
OAM_WaitNMSec(UINT32 nNMSec)
```

For detailed information about timer functions, refer to Chapter 4.2. OAM APIs. For detailed information about timer functionality, refer to Chapter 7.2.5 Timer and 7.3 Power-Off Recovery.

The function OAM\_Pa2Va is used for the address translation: from Physical address to Virtual address. Do not modify this function, because you do not use real NAND flash memory.

```
UINT32
OAM_Pa2Va(UINT32 nPAddr)
   return nPAddr;
```

If it is needed to the address translation for accessing to hardware, you should implement this function.

10) The function OAM Idle is called when XSR is at idle time. For example, if XSR is polling on the device status, this function is called. Do not modify this function for now.

```
VOID
OAM Idle(VOID)
```

At idle, other operations can be done by implementing this function.

11) The function  $\mathtt{OAM\_GetROLockFlag}$  is called when XSR determines whether certain block is in Read-Only partition or not. If XSR finds it is in range of RO partition, this function is called. If it is necessary to regard blocks in RO partition as RW under certain condition, implement this function. Do not modify this function unless you deeply understand internal implementation of XSR. Default implementation of this function just returns TRUE.

```
BOOL32
OAM_GetROLockFlag(VOID)
{
   return TRUE32;
```

After editing MyOAM.cpp, save the file and close it.



By far, you implement an OAM file, MyOAM.cpp, operating on Win32. Next, you implement LLD files.

## 3.2.3. LLD Porting

XSR sends a request to a device driver LLD, and then LLD accesses to the real device. This porting example shows you the process to make a simple NAND emulator as RAM, because you do not use real NAND flash memory.

Suppose that the simple NAND emulator is as follows;

- □ pNANDArray, a general pointer variable, points to the start address of the simple NAND emulator.
- $\square$  Supposing that using large block, so 1 page = 4 sector.
- $\square$  1 page = (512 \* 4) bytes main array + (16 \* 4) bytes spare array.
- $\square$  1 block = 64 pages.
- $\square$  The total number of blocks = 1024.
- ☐ The total memory of the simple NAND emulator
  - = the number of total blocks \* (the number of pages in a block \* the size of a page)
  - = 1024 \* (64 \* (512 \* 4 + 16 \* 4)) bytes.



Figure 3-5. Simple NAND Emulator Design

In \XSR\LLD folder, there are two template files in Template folder: MyLLD.h and MyLLD.cpp. A template file MyLLD.cpp contains 25 functions that are classified into 8



categories.



Figure 3-6. LLD Function Classification

Now, make a simple NAND emulator and port LLD to that simple NAND emulator.

1) Make a duplicate of the existing **Template** folder in \XSR\LLD, and name the new folder as MyLLD.

Check there are two files MyLLD.cpp and MyLLD.h in the newly named folder MyLLD.

2) Open the existing file MyLLD.h in an editor and check it. Do not modify MyLLD.h and use it as it is.



```
#ifndef __MY_LLD_H_
#define __MY_LLD_H__
#ifdef __cplusplus
extern "C" {
#endif /* __cplusplus */
INT32 MyLLD_Init
                               (VOID*
                                        pParm);
                               (UINT32 nDev):
INT32 MyLLD_Open
INT32 MyLLD_Close
                               (UINT32 nDev);
                                                    UINT32 nPsn,
                                                                       UINT32 nScts,
INT32 MyLLD_Read
                               (UINT32 nDev.
                                UINT8*
                                       pMBuf,
                                                    UINT8* pSBuf,
                                                                       UINT32 nFlag);
                                                                       UINT32 nScts,
INT32 MyLLD_Write
                               (UINT32 nDev.
                                                    UINT32 nPsn.
                                UINT8* pMBuf.
                                                    UINT8* pSBuf.
                                                                       UINT32 nFlag.
                                UINT32* pErrPsn);
                                                    UINT32 nPbn,
INT32 MyLLD_Erase
                               (UINT32 nDev,
                                                                       UINT32 nFlag);
INT32 MyLLD_ChkInitBadBIk
                               (UINT32 nDev,
                                                    UINT32 nPbn);
                                                    UINT32 nSUbn.
                                                                       UINT32 nUBlks);
INT32 MyLLD_SetRWArea
                               (UINT32 nDev.
INT32 MyLLD_Flush0p
                               (UINT32 nDev):
INT32 MyLLD_GetDevInfo
                               (UINT32 nDev.
                                                    LLDSpec* pstLLDDev);
                                                                       UINT8* pS8uf,
INT32 MyLLD_GetPrev0pData
                               (UINT32 nDev,
                                                    UINT8* pMBuf,
                                UINT8
                                        nBufInfo);
                               (UINT32 nDev.
                                                    UINT32 nCmd,
INT32 MyLLD_10Ct1
                                UINT8* pBufl,
                                                    UINT32 nLen1,
                                UINT8* pBuf0.
                                                    UINT32 nLen0,
                                UINT32* pByteRet);
INT32 MyLLD_TwoPlaneRead
                               (UINT32 nDev.
                                                    SGL*
                                                           pstSGL,
                                                                        UINT8* pSBuf.
                                                    UINT32* pPbnList);
                                UINT32 nFlag,
                                                                        UINT8* pSBuf,
INT32 MyLLD_TwoPlaneWrite
                               (UINT32 nDev.
                                                    SGL* pstSGL,
                                UINT32 nFlag,
                                                    UINT32* pInfoList);
INT32 MyLLD_EraseVerify
                               (UINT32 nDev.
                                                    LLDMEArg *pstMEArg,
                                UINT32 nFlag);
INT32 MyLLD_MErase
                               (UINT32 nDev,
                                                    LLDMEArg *pstMEArg,
                                UINT32 nFlag);
INT32 MyLLD_Copy
                               (UINT32 nDev,
                                                    CPSGL* pstCPSGL,
                                                                       UINT32 nDstVsn,
                                UINT16 nRndInOffset.
                                                                       UINT8 nRndInValue.
                                UINT32 nFlag,
                                                    UINT32* pPbnList,
                                                                       UINT32* pInfoList);
INT32 MyLLD_LoadWrite
                               (UINT32 nDev.
                                                    UINT32 nSrcVsn.
                                                                       SGL*
                                                                               pDstSGL.
                                                    UINT32 nFlag,
                                                                       UINT32* pPbnList,
                                UINT8* pSBuf,
                                UINT32* plnfoList);
INT32 MyLLD_SetLockArea
                               (UINT32 nDev.
                                                    UINT32 nSLbn,
                                                                       UINT32 nLB1ks);
INT32 MyLLD_SetLockTightenArea (UINT32 nDev,
                                                    UINT32 nSLTbn.
                                                                       UINT32 nLTB1ks);
INT32 MyLLD_OTPRead
                               (UINT32 nDev.
                                                    UINT32 nPsn.
                                                                       UINT32 nScts.
                                UINT8* pMBuf,
                                                    UINT8* pSBuf,
                                                                       UINT32 nFalg);
INT32 MyLLD_OTPWrite
                               (UINT32 nDev.
                                                    UINT32 nPsn,
                                                                       UINT32 nScts.
                                                                       UINT32 nFalg);
                                UINT8* pMBuf,
                                                    UINT8* pSBuf,
INT32 MyLLD_0TPLock
                               (UINT32 nDev,
                                                    UINT32 nLockFlag);
INT32 MyLLD_GetOTPLockInfo
                               (UINT32 nDev.
                                                    UINT32* pLockInfo);
VOID MyLLD_GetPlatformInfo
                               (LLDPlatformInfo*
                                                    pstLLDPlatformInfo);
#ifdef __cplusplus
#endif /* __cplusplus */
#endif /* __MY_LLD_H__ */
```

If necessary, you can rename the prefix (MyLLD\_) of LLD function suitable for the device. If you change the function name, save the file MyLLD.h and close it.

Open the existing file MyLLD.cpp in an editor.



Add the following code to make a simple NAND emulator.

First, define the number of blocks and the size of total blocks to use. Then, define a general pointer variable pointing to the start address of the buffer for the simple NAND emulator.

```
#define NUM BLK
                               1024
#define PGS_PER_BLK
                               64
#define SCTS_PER_PG
                              (64 * 4)
#define SCTS_PER_BLK
#define PG_SIZE
                              (512 * 4 + 16 * 4)
                              (64 * PG_SIZE)
#define BLK SIZE
#define MAKE PSN(nPbn, nSpn)
     ((nPbn * SCTS_PER_BLK) + (((PGS_PER_BLK * 2 - 1) & (nSpn >> 1)) * SCTS_PER_PG))
UINT8 *pNANDArray;
```

NUM\_BLK is the number of the total blocks. It is defined as 1024.

BLK\_SIZE is the size of a block. The formula to decide the size of a block is the number of pages in a block \* the size of a page = 64 \* (512 \* 4 + 16 \* 4).

pNANDArray is a general pointer variable pointing to the start address of the simple NAND emulator.

Add the following code in bold to implement Device initialization related functions: Init, Open and Close.

```
MyLLD_Init(VOID *pParm)
  XsrVolParm *pstParm = (XsrVolParm*)pParm;
  pNANDArray = (UINT8 *)OAM_Malloc(NUM_BLK * BLK_SIZE);
  if (pNANDArray == NULL)
    LLD_RTL_PRINT((TEXT("Memory Allocation Error!!\n")));
    return LLD_INIT_FAILURE;
  OAM_Memset(pNANDArray, 0xff, NUM_BLK * BLK_SIZE);
  return LLD_SUCCESS;
}
INT32
MyLLD_Open(UINT32 nDev)
  return LLD_SUCCESS;
INT32
MyLLD_Close(UINT32 nDev)
  return LLD_SUCCESS;
```

**Init** initializes data structure required to the device operating. Init called first and once when the driver is loaded.

This example allocates a buffer for the simple NAND emulator calling a function OAM\_Malloc, and initializes the buffer as Oxff. In general, you can implement this function suitable for real NAND device.

Open initializes the device to be used.

Do not modify the template. In general, you can implement this function that makes the real



device be ready to use.

Close, in opposite to Open, unlinks XSR and the device.

Do not modify the template. In general, you can implement this function that makes the real device be released.

Add the following code in bold to implement Device information query function GetDevInfo.

```
INT32
MyLLD_GetDevInfo(UINT32 nDev, LLDSpec* pstDevInfo)
  pstDevInfo->nMID = 0xEC;
  pstDevInfo->nDID = 0x11;
  pstDevInfo->nNumOfBlks = NUM BLK;
  pstDevInfo->nPagesPerBlk = 64;
  pstDevInfo->nSctsPerPage = 4;
  pstDevInfo->nBlksInRsv = 20;
  pstDevInfo->nBadPos = 0;
  pstDevInfo->nLsnPos = 2;
  pstDevInfo->nEccPos = 8;
  pstDevInfo->nBWidth = 0;
  pstDevInfo->bMultiBlkErase = FALSE32;
  pstDevInfo->bTwoPlaneProgram = FALSE32;
  pstDevInfo->bOTP = FALSE32;
  pstDevInfo->bDDP = FALSE32;
  pstDevInfo->nUserOTPSctsInDev = 0;
  pstDevInfo->nNumOfBlksIn1stChip = NUM BLK;
  pstDevInfo->aUID[ 0]
                            = 0;
  pstDevInfo->aUID[ 1]
                            = 0;
  pstDevInfo->aUID[ 2]
                            = 0;
  pstDevInfo->aUID[ 3]
                            = 0;
  pstDevInfo->aUID[ 4]
                            = 0;
  pstDevInfo->aUID[ 5]
                            = 0;
  pstDevInfo->aUID[ 6]
                            = 0;
  pstDevInfo->aUID[ 7]
                            = 0;
  pstDevInfo->aUID[ 8]
                            = 0;
  pstDevInfo->aUID[ 9]
                            = 0;
  pstDevInfo->aUID[10]
                            = 0;
  pstDevInfo->aUID[11]
                            = 0:
  pstDevInfo->aUID[12]
                            = 0;
                            = 0;
  pstDevInfo->aUID[13]
  pstDevInfo->aUID[14]
                            = 0;
  pstDevInfo->aUID[15]
                            = 0:
  return LLD_SUCCESS;
```

**GetDevInfo** returns the device information to BML.

| □ nMCode and nDCode are Device IDs.                                                   |
|---------------------------------------------------------------------------------------|
| This example gives random code as 0xEC and 0x11 because you do not use a real device. |
| □ nNumOfBlks is the number of blocks, nPagesPerBlk is the number of pages in a block  |



| $\square$ nSctsPerPage is the number of sectors in a page | , and nBlksInRsv is the number of |
|-----------------------------------------------------------|-----------------------------------|
| the reserved blocks.                                      |                                   |

□ bMultiBlkErase is a flag which indicates whether multi-block erase is supported or not.

□ **aUID** is Unique ID of a device.

This example gives random code as 0 because you do not use a real device.

For more information about the device information to BML, refer to LLD API, XXX\_GetDevInfo.

7) Add the following code in bold to implement Flash operation functions: Read, Write, Erase, TwoPlaneRead, TwoPlaneWrite, MErase and EraseVerify.

```
INT32
MyLLD_Read(UINT32 nDev, UINT32 nPsn, UINT32 nNumOfScts,
              UINT8 *pMBuf, UINT8 *pSBuf, UINT32 nFlag)
  UINT32 nBlkOff;
  UINT32 nPgOff;
  UINT32 nSctOff;
  UINT32 nPos;
  UINT32 nScts;
  while(nNumOfScts)
    nScts = SCTS_PER_PG - (nPsn & (SCTS_PER_PG - 1));
   if (nScts > nNumOfScts)
      nScts = nNumOfScts;
    nBlkOff = nPsn / SCTS_PER_BLK;
    nPgOff = (nPsn - nBlkOff * SCTS_PER_BLK) / SCTS_PER_PG;
    nSctOff = nPsn - (nBlkOff * SCTS_PER_BLK + nPgOff * SCTS_PER_PG);
    nPos = nBlkOff * BLK_SIZE + nPgOff * PG_SIZE;
    if (pMBuf != NULL)
      PAM_Memcpy(pMBuf, pNANDArray + nPos + 512 * nSctOff, 512 * nScts);
      pMBuf += 512 * nScts;
    if (pSBuf != NULL)
      PAM_Memcpy(pSBuf, pNANDArray + nPos + 512 * 4 + 16 * nSctOff, 16 * nScts);
      pSBuf += 16 * nScts;
    nNumOfScts -= nScts;
    nPsn += nScts;
  return LLD_SUCCESS;
}
```

**Read** is to read data as a unit of a sector from NAND flash memory.

The parameters nPsn and nNumOfScts read data as a unit of a sector. The number of sectors can exceed the sector-included page.

This example calculates the start address of memory using pNANDArray, and copies data



to the using buffer. This function handles the main array and spare array separately when reading data of NAND flash memory page.

```
INT32
MyLLD_Write(UINT32 nDev, UINT32 nPsn, UINT32 nNumOfScts,
            UINT8* pMBuf, UINT8 *pSBuf,UINT32 nFlag, UINT32*pErrPs)
  UINT32 nldx:
  UINT32 nSctldx;
  UINT32 nBlkOff;
  UINT32 nPgOff;
  UINT32 nSctOff;
  UINT32 nPos;
  UINT32 nScts;
  while(nNumOfScts)
    nScts = SCTS_PER_PG - (nPsn & (SCTS_PER_PG - 1));
    if (nScts > nNumOfScts)
      nScts = nNumOfScts;
    nBlkOff = nPsn / SCTS_PER_BLK;
    nPgOff = (nPsn - nBlkOff * SCTS_PER_BLK) / SCTS_PER_PG;
    nSctOff = nPsn - (nBlkOff * SCTS_PER_BLK + nPgOff * SCTS_PER_PG);
    nPos = nBlkOff * BLK_SIZE + nPgOff * PG_SIZE;
    if (pMBuf != NULL)
      for (nSctldx = 0; nSctldx < nScts; nSctldx++)
        for (nldx = 0; nldx < 512; nldx++)
           pNANDArray[nPos + 512 * (nSctOff + nSctIdx) + nIdx]
           &= pMBuf[512 * nSctldx + nldx];
      pMBuf += 512 * nScts;
    }
    if (pSBuf != NULL)
      for (nSctldx = 0; nSctldx < nScts; nSctldx++)
        for (nldx = 0; nldx < 16; nldx++)
           pNANDArray[nPos + 512 * 4 + 16 * (nSctOff + nSctIdx)
           + nldx] &= pSBuf[16 * nSctldx + nldx];
        }
      pSBuf += 16 * nScts;
    nNumOfScts -= nScts;
    nPsn += nScts;
  return LLD_SUCCESS;
}
```

Write is to write data as a unit of a page or sector to NAND flash memory.

The parameters nPsn and nNumOfScts read data as a unit of a sector. The number of sectors can exceed the sector-included page.



This example calculates the start address of memory using pNANDArray, and writes data. This function always handles main array and spare array separately when it reads data of NAND flash memory page. You use an AND operator to emulate the real writing to NAND flash memory in this function.

```
INT32
MyLLD_Erase(UINT32 nDev, UINT32 nPbn, UINT32 nFlag)
  OAM_Memset(pNANDArray + nPbn * BLK_SIZE, 0xff, BLK_SIZE);
  return LLD_SUCCESS;
```

**Erase** is to erase a block of NAND flash memory.

This example calculates the start address of memory using pNANDArray, and erases data. This example handles as a unit of a block. You fill memory buffer with 0xff. In general, you can implement this function that accesses to the real NAND device.



```
INT32
MyLLD_TwoPlaneRead(UINT32 nDev, SGL *pstSGL, UINT8 *pSBuf, UINT32 nFlag,
                     UINT32* pPbnList)
{
  UINT32 nRemainScts;
  UINT32 nReadSGLScts;
  UINT8* pMBuf;
  UINT32 nSpn;
  UINT32 nReadPsn;
  UINT32 nPsn;
  UINT32 nVsn;
  UINT32 nScts:
  UINT32 nSGLldx = 0;;
  UINT32 nBlkOff;
  UINT32 nPgOff;
  UINT32 nSctOff;
  UINT32 nPos:
  nRemainScts = pstSGL->nTotalScts;
  nReadSGLScts = pstSGL->stSGLEntry[nSGLldx].nSectors;
  nVsn = pstSGL->stSGLEntry[nSGLldx].nVsn;
  pMBuf = pstSGL->stSGLEntry[nSGLldx].pBuf;
  nSpn =nVsn / SCTS_PER_PG;
  while(nRemainScts)
  {
    nReadPsn = MAKE_PSN(pPbnList[nSGLldx * 2 + (nSpn & 0x1)], nSpn);
    nScts = SCTS_PER_PG - (nVsn & (SCTS_PER_PG - 1));
    if (nScts > nRemainScts)
      nScts = nRemainScts;
    nPsn = nReadPsn + nScts;
    nBlkOff = nPsn / SCTS_PER_BLK;
    nPgOff = (nPsn - nBlkOff * SCTS_PER_BLK) / SCTS_PER_PG;
    nSctOff = nPsn - (nBlkOff * SCTS_PER_BLK + nPgOff * SCTS_PER_PG);
    nPos = nBlkOff * BLK_SIZE + nPgOff * PG_SIZE;
    if (pMBuf != NULL)
      PAM_Memcpy(pMBuf, pNANDArray + nPos + 512 * nSctOff, 512 * nScts);
    if (pSBuf != NULL)
      PAM_Memcpy(pSBuf, pNANDArray + nPos + 512 * SCTS_PER_PG + 16 * nSctOff,
                   16 * nScts);
      pSBuf += 16 * nScts;
    }
    nRemainScts -= nScts;
    nReadSGLScts -= nScts;
    if (nReadSGLScts == 0)
      nSGLIdx++:
      pMBuf = pstSGL->stSGLEntry[nSGLldx].pBuf;
      nReadSGLScts = pstSGL->stSGLEntry[nSGLIdx].nSectors;
      nVsn = pstSGL->stSGLEntry[nSGLldx].nVsn;
      nSpn =nVsn / SCTS_PER_PG;
    else
      nVsn += nScts:
      nSpn++:
      pMBuf += 512 * nScts;
  return LLD_SUCCESS;
```



TwoPlaneRead reads pages and sectors within multiple unit, while Read reads data within a block boundary. This function is called by STL and then it had better not use directly.

For more information, refer to LLD API,  $\tt XXX\_TwoPlaneRead$ .



```
INT32
MyLLD_TwoPlaneWrite(UINT32 nDev, SGL *pstSGL, UINT8 *pSBuf, UINT32 nFlag, UINT32* pInfoList)
  UINT32 nRemainScts;
UINT32 nWriteSGLScts;
   UINT8* pMBuf;
  UINT32 nSpn;
  UINT32 nWritePsn;
   UINT32 nPsn;
  UINT32 nVsn;
  UINT32 nScts:
   UINT32 nSGLIdx = 0;;
  UINT32 nBlkOff;
  UINT32 nPgOff;
   UINT32 nSctOff;
  UINT32 nPos;
  UINT32 nSctldx:
   UINT32 nldx;
  nRemainScts = pstSGL->nTotalScts;
  nWriteSGLScts = pstSGL->stSGLEntry[nSGLidx].nSectors;
  nVsn = pstSGL->stSGLEntry[nSGLldx].nVsn;
pMBuf = pstSGL->stSGLEntry[nSGLldx].pBuf;
  nSpn = nVsn / SCTS_PER_PG;
  while(nRemainScts)
     nWritePsn = MAKE_PSN(pInfoList[ (nSpn & 0x1)], nSpn);
nScts = SCTS_PER_PG · (nVsn & (SCTS_PER_PG · 1));
     if (nScts > nRemainScts)
     nScts = nRemainScts;
nPsn = nWritePsn + nScts;
     nBlkOff = nPsn / SCTS_PER_BLK;
nPgOff = (nPsn - nBlkOff * SCTS_PER_BLK) / SCTS_PER_PG;
     nSctOff = nPsn - (nBlkOff * SCTS_PER_BLK + nPgOff * SCTS_PER_PG);
     nPos = nBlkOff * BLK_SIZE + nPgOff * PG_SIZE;
     if (pMBuf != NULL)
       for (nSctldx = 0; nSctldx < nScts; nSctldx++)
          for (nldx = 0; nldx < 512; nldx++)
             pNANDArray[nPos + 512 * (nSctOff + nSctIdx) + nldx]
&= pMBuf[512 * nSctIdx + nldx];
     if (pSBuf != NULL)
       for (nSctldx = 0; nSctldx < nScts; nSctldx++)
          for (nldx = 0; nldx < 16; nldx++)
             pNANDArray[nPos + 512 * SCTS_PER_PG + 16 * (nSctOff + nSctIdx) + nIdx]
             &= pSBuf[16 * nSctldx + nldx];
       pSBuf += 16 * nScts;
     nRemainScts -= nScts;
     nWriteSGLScts -= nScts;
     if (nWriteSGLScts == 0)
       nSGLldx++;
       pMBuf = pstSGL->stSGLEntry[nSGLldx].pBuf;
       nWriteSGLScts = pstSGL->stSGLEntry[nSGLldx].nSectors;
nVsn = pstSGL->stSGLEntry[nSGLldx].nVsn;
       nSpn = nVsn / SCTS_PER_PG;
     else
       nVsn += nScts;
       nSpn++:
       pMBuf += 512 * nScts;
  return LLD_SUCCESS;
```



TwoPlaneWrite writes pages and sectors within a unit boundary, while Write writes data within a block boundary. This function is called by STL and then it had better not use directly.

For more information, refer to LLD API, XXX\_TwoPlaneWrite.

```
INT32
MyLLD_MErase(UINT32 nDev, LLDMEArg *pstMEArg, UINT32 nFlag)
  return LLD_SUCCESS;
```

MErase erases multiple blocks of NAND flash memory simultaneously, while Erase erases only one block of NAND flash memory. In this example, we assume that NAND emulator does not support an erase operation for multiple blocks, thus MErase is not provided.

```
INT32
MyLLD_EraseVerify(UINT32 nDev, LLDMEArg *pstMEArg, UINT32 nFlag)
  return LLD_SUCCESS;
```

**EraseVerify** verifies an erase operation whether it checks blocks are properly erased. Do not modify the template. In this example, we assume that NAND emulator does not support an erase operation for multiple blocks, thus EraseVerify is not provided.



```
INT32
MyLLD_LoadWrite(UINT32 nDev, UINT32 nSrcVsn, SGL* pDstSGL, UINT8* pSBuf,
                 UINT32 nFlag, UINT32* pPbnList, UINT32* pInfoList)
 UINT32 nBlkOff;
 UINT32 nPgOff;
 UINT32 nSctOff;
 UINT32 nPos;
 UINT32 nScts;
 UINT32 nSpn;
 UINT32 nPsn;
 UINT32 nldx;
 UINT8 aMBuf[512 * SCTS_PER_PG];
 UINT8 aSBuf[16 * SCTS_PER_PG];
 nSpn = nSrcVsn / SCTS_PER_PG;
 nPsn = MAKE_PSN(pPbnList[(nSpn & 0x1)], nSpn);
 nBlkOff = nPsn / SCTS PER BLK;
 nPgOff = (nPsn - nBlkOff * SCTS_PER_BLK) / SCTS_PER_PG;
 nPos = nBlkOff * BLK_SIZE + nPgOff * PG_SIZE;
 PAM_Memcpy(aMBuf, pNANDArray + nPos, 512 * SCTS_PER_PG);
 PAM_Memcpy(aSBuf, pNANDArray + nPos + 512 * SCTS_PER_PG, 16 * SCTS_PER_PG);
 OAM Memcpy(&aMBuf[512 * (pDstSGL->stSGLEntry[0].nVsn & (SCTS_PER_PG - 1))],
               pDstSGL->stSGLEntry[0].pBuf, pDstSGL->stSGLEntry[0].nSectors);
 nSpn = pDstSGL->stSGLEntry[0].nVsn / SCTS_PER_PG;
 nPsn = MAKE_PSN(plnfoList[(nSpn & 0x1)], nSpn);
 nBlkOff = nPsn / SCTS_PER_BLK;
 nPgOff = (nPsn - nBlkOff * SCTS_PER_BLK) / SCTS_PER_PG;
 nPos = nBlkOff * BLK_SIZE + nPgOff * PG_SIZE;
 for (nldx = 0; nldx < 512 * SCTS_PER_PG; nldx++)
    pNANDArray[nPos + nldx]
    &= aMBuf[ nldx];
 }
 for (nldx = 0; nldx < 16 * SCTS_PER_PG; nldx++)
    pNANDArray[nPos + 512 * 4 + nldx]
    &= aSBuf[nldx];
 return LLD_SUCCESS;
```

LoadWrite reads previous data and reconstructs data and then writes. This function is called by STL and then it had better not use directly.

For more information, refer to LLD API, XXX\_LoadWrite.

Add the following code in bold to implement Copy function. Copy function supports a page copy functionality using the internal buffer in a NAND device.



```
INT32
MyLLD_Copy(UINT32 nDev, CPSGL* pstCPSGL, UINT32 nDstVsn, UINT16 nRndlnOffset,
             UINT8 nRndlnValue, UINT32 nFlag, UINT32* pPbnList, UINT32* pInfoList)
  UINT32 nRemainScts;
  UINT32 nReadSGLScts;
  UINT8 aMBuf[512 * SCTS_PER_PG];
UINT8 aSBuf[16 * SCTS_PER_PG];
  UINT32 nSpn;
  UINT32 nReadPsn;
  UINT32 nWriteSpn;
  UINT32 nWritePsn;
  UINT32 nVsn;
  UINT32 nScts;
  UINT32 nSGLldx = 0;;
  UINT32 nBlkOff;
  UINT32 nPgOff;
  UINT32 nSctOff;
  UINT32 nPos;
  UINT32 nldx;
  nRemainScts = pstCPSGL->nTotalScts;
  nReadSGLScts = pstCPSGL->stSGLEntry[nSGLldx].nSectors;
  nSpn = pstCPSGL->stSGLEntry[nSGLldx].nVsn / SCTS_PER_PG;
  while(nRemainScts)
    nReadPsn = MAKE_PSN(pPbnList[nSGLldx * 2 + (nSpn & 0x1)], nSpn);
    nBlkOff = nReadPsn / SCTS_PER_BLK;
    nPgOff = (nReadPsn - nBikOff * SCTS_PER_BLK) / SCTS_PER_PG;
nPos = nBikOff * BLK_SIZE + nPgOff * PG_SIZE;
    PAM_Memcpy(aMBuf, pNANDArray + nPos, 512 * SCTS_PER_PG);
    PAM_Memcpy(aSBuf, pNANDArray + nPos + 512 * SCTS_PER_PG,
                  16 * SCTS_PER_PG);
    nRemainScts -= nScts;
    nReadSGLScts -= nScts;
    if (nReadSGLScts == 0)
    {
      nSGLldx++:
      nReadSGLScts = pstCPSGL->stSGLEntry[nSGLldx].nSectors;
      nSpn = pstCPSGL->stSGLEntry[nSGLldx].nVsn / SCTS_PER_PG;
    else
    {
      nVsn += nScts;
      nSpn++;
    aSBuf[16 *( SCTS_PER_PG - 1) + nRndlnOffset] = nRndlnValue;
    nWriteSpn = nDstVsn / SCTS_PER_PG;
    nWritePsn = MAKE_PSN(pInfoList[ (nWriteSpn & 0x1)], nWriteSpn);
    nBlkOff = nWritePsn / SCTS_PER_BLK;
    nPgOff = (nWritePsn - nBikOff * SCTS_PER_BLK) / SCTS_PER_PG;
    nPos = nBlkOff * BLK_SIZE + nPgOff * PG_SIZE;
    for (nldx = 0; nldx < 512 * SCTS_PER_PG; nldx++)
      pNANDArray[nPos + nldx]
      &= aMBuf[ nldx];
    for (nldx = 0; nldx < 16 * SCTS_PER_PG; nldx++)
      pNANDArray[nPos + 512 * SCTS_PER_PG + nldx]
      &= aSBuf[nldx];
    nDstVsn += SCTS PER PG;
  return LLD_SUCCESS;
```



Copy reads page and then writes data with random-in. This function is called by STL and then it had better not use directly.

For more information, refer to LLD API, XXX Copy.

#### Reference

Copy means the operation method to copy pages using the internal buffer in a NAND device.

This copy method improves the performance by cutting the transfer time and operation procedure, because this method does not use the external memory. When copying a page using the copy method, a part of data can be brought the outside device; this is called Random-in.

Do not modify ChkInitBadBlk, SetRWArea, SetLockArea, SetLockTightenArea and IOCtl functions, because you use the simple NAND emulator.

```
INT32
MyLLD_ChklnitBadBlk(UINT32 nDev, UINT32 nPbn)
  return LLD_INIT_GOODBLOCK;
INT32
MyLLD_SetLockArea(UINT32 nDev, UINT32 n1stLB, UINT32 nNumOfLBs)
  return LLD_SUCCESS;
INT32
MyLLD_SetLockTightenArea(UINT32 nDev, UINT32 n1stLTB, UINT32 nNumOfLTBs)
  return LLD_SUCCESS;
INT32
MyLLD_SetRWArea(UINT32 nDev, UINT32 n1stUB, UINT32 nNumOfUBs)
  return LLD_SUCCESS;
}
MyLLD_IOCtl(UINT32 nDev, UINT32 nCode, UINT8 *pBufl,
       UINT32 nLenl, UINT8 *pBufO, UINT32 nLenO,
       UINT32 *pByteRet)
{
  return LLD_SUCCESS;
}
```

ChkInitBadBlk is to check whether a block is an initial bad block or not.

If the value of the bad mark position in the first or second page of a block is not 0xff(a normal statement), the block is the initial bad block.

This function is implemented to read the first or second page of a block and check it bad or not. In general, you implement this function using Read function in real NAND device.

SetRWArea, SetLockArea and SetLockTightenArea is used when NAND device supports the hardware write protection.



10) Do not modify Deferred Check Operation functions. The current template always returns LLD\_SUCCESS.

```
INT32
MyLLD_GetPrevOpData(UINT32 nDev, UINT8 *pMBuf, UINT8 *pSBuf, UINT8 nBufInfo)
  return LLD_SUCCESS;
INT32
MyLLD_FlushOp(UINT32 nDev)
  return LLD_SUCCESS;
```

For detailed information about the function related to Deferred Check Operation, refer to Chapter 5.2. LLD APIs. For detailed information about the functionality of Deferred Check Operation, refer to Chapter 7.4. Deferred Check Operation.

11) Do not modify OTP Operation functions. The current template always returns LLD\_SUCCESS.

```
INT32
MyLLD_OTPRead(UINT32 nDev, UINT32 nPsn, UINT32 nScts, UINT8° pMBuf, UINT8° pSBuf,
     UINT32 nFlag)
  return LLD_SUCCESS;
}
MyLLD_OTPWrite(UINT32 nDev, UINT32 nPsn, UINT32 nScts, UINT8 *pMBuf, UINT8 *pSBuf,
     UINT32 nFlag)
  return LLD_SUCCESS;
}
MyLLD_OTPLock(UINT32 nDev, UINT32 nLockFlag)
  return LLD_SUCCESS;
MyLLD_GetOTPLockInfo(UINT32 nDev, UINT32 *pLockInfo)
  return LLD_SUCCESS;
```

12) Do not modify Specific functions. The current template always returns.

```
MyLLD_GetPlatformInfo(LLDPlatformInfo* pstLLDPlatformInfo)
  return:
```

GetPlatformInfo is called by BML.

For more information, refer to LLD API, XXX\_GetPlatformInfo.



After editing MyLLD.cpp, save the file and close it.

By far, you make a simple NAND emulator and port the device driver file MyLLD.cpp operating to the simple NAND emulator. Next, you implement a PAM file.

## 3.2.4. PAM Porting

PAM, a platform-dependent module, links XSR to the platform. This document shows you the process to port OAM to Win32 and port LLD by making a simple NAND emulator. You implement PAM based on that porting environment.

In \Platform\PAM directory, there is a template file MyPAM.cpp in Template folder. This template file contains 9 functions as follows.



Figure 3-7. PAM Function Classification

Now, port PAM to the simple NAND emulator made by LLD.

1) Make a duplicate of the existing **Template** folder in \Platform\PAM, and name the new folder as MyPAM.

Check that there is a file **MyPAM.cpp** in the newly named folder **MyPAM**.

- 2) Open the existing file MyPAM.cpp in an editor.
- 3) Update the path of a LLD header file as follows.

```
☐ Before Modification
#include "../../XSR/LLD/Template/MyLLD.h"
☐ After Modification
#include "../../XSR/LLD/MyLLD/MyLLD.h"
```

Depending on the type of the released package, the proper path of LLD header files can be different from above.

Depending on the type of the released package, the proper path of LLD header files can be



different from above.

4) Do not modify initialization functions because you do not real NAND flash memory.

```
MOTD
PAM_Init(VOID)
```

Add the following code in bold to implement a function RegLFT, which registers LLD to

```
VOID
PAM_RegLFT(VOID *pstFunc)
   LowFuncTbl *pstLFT;
                           = (LowFuncTbl*)pstFunc;
   pstLFT
   pstLFT[0].Init
                          = MyLLD_Init;
   pstLFT[0].Open
                          = MyLLD_Open;
   pstLFT[0].Close
                          = MyLLD_Close;
  pstLFT[0].Read
                          = MyLLD_Read;
  pstLFT[0].Write
                          = MyLLD_Write;
   pstLFT[0].TwoPlaneRead = MyLLD_TwoPlaneRead;
   pstLFT[0].TwoPlaneWrite = MyLLD_TwoPlaneWrite;
  pstLFT[0].LoadWrite = MyLLD_LoadWrite;
                          = MyLLD_Copy;
   pstLFT[0].Copy
   pstLFT[0].Erase
                          = MyLLD_Erase;
  pstLFT[0].GetDevInfo = MyLLD_GetDevInfo;
   pstLFT[0].ChkInitBadBlk = MyLLD_ChkInitBadBlk;
  pstLFT[0].FlushOp
                          = MyLLD FlushOp;
                          = MyLLD SetRWArea;
   pstLFT[0].SetRWArea
  pstLFT[0].SetLockArea = MyLLD_SetRLockrea;
  pstLFT[0].SetLockTightenArea = MyLLD_SetLockTightenArea;
   pstLFT[0].GetPrevOpData = MyLLD_GetPrevOpData;
                           = MyLLD_IOCtl;
   pstLFT[0].IOCtl
                          = MyLLD_MErase;
   pstLFT[0].MErase
  pstLFT[0].EraseVerify = MyLLD_EraseVerify;
   pstLFT[0].GetPlatformInfo = MyLLD_GetPlatformInfo;
   pstLFT[0].OTPLock = MyLLD_OTPLock;
                          = MyLLD_OTPRead;
   pstLFT[0].OTPRead
   pstLFT[0].OTPWrite = MYLLD_OTPWrite;
   pstLFT[0].GetOTPLockInfo = MyLLD_GetOTPLockInfo;
```

#### **RegLFT** registers LLD to BML.

If you change LLD function name in MyLLD.cpp and MyLLD h, you must rename LLD function name in this function.

Add the following code in bold to implement a function GetPAParm, which configures the platform and device.



```
VOL0
#define
#define
          VOL1
                 1
#define
         DEV0
                 0
#define
         DEV1
                 1
#define
         DEV2
                 2
#define
         DEV3
                 3
VOID*
PAM_GetPAParm(VOID)
   gstParm[VOL0].nBaseAddr[DEV0] = 0x20000000;
   gstParm[VOL0].nBaseAddr[DEV1] = NOT_MAPPED;
   gstParm[VOL0].nBaseAddr[DEV2] = NOT_MAPPED;
   gstParm[VOL0].nBaseAddr[DEV3] = NOT_MAPPED;
   gstParm[VOL0].nEccPol
                                 = NO_ECC;
   gstParm[VOL0].nDevsInVol
                                 = 1;
   gstParm[VOL0].pExInfo
                                 = NULL;
   return (VOID *) gstParm;
```

**GetPAParm** returns the information to XSR and LLD.

This example only implements [VOL0] and [DEV0] because this example uses 1 device. [VOL0] has the following functionalities: it uses software ECC, it uses the software lock scheme, and it does not use byte aligning. In general, you must implement the total setting about nBaseAddr[ ] as many as the device number per a volume.

7) Do not modify the interrupt functions because you do not use real NAND flash memory.

```
VOID
PAM_InitInt(UINT32 nLogIntId)
VOID
PAM_BindInt(UINT32 nLogIntId)
VOID
PAM_EnableInt(UINT32 nLogIntId)
VOTD
PAM_DisableInt(UINT32 nLogIntId)
VOID
```



```
PAM ClearInt(UINT32 nLogIntId)
```

For detailed information about the interrupt functionality, refer to Chapter 7.2. Interrupt.

8) Do not modify the memory copy function because you do not use real NAND flash memory.

```
VOID
PAM_Memcpy(VOID *pDst, VOID *pSrc, UINT32 nLen)
{
   OAM_Memcpy(pDst, pSrc, nLen);
```

PAM\_Memopy copies data from source to destination using system supported function. In this porting example, PAM\_Memcpy just calls OAM\_Memcpy because you do not use real platform.

After editing MyPAM.cpp, save the file and close it.

By far, you implement MyPAM.cpp. You implement all required porting files, so create the application to execute XSR.

## 3.2.5. Application Creating

Now, create the application using the implemented files and test that XSR operates well.

To make a main file of the project, add the following code in an editor and name it as XSRHello.cpp in XSR folder.

```
#include <XSR.h>
#include <stdio.h>
#define NUM_OF_VOLS 2
#define VOL0
#define VOL1
UINT8 aRWBuf[512];
INT32
SeqWrite(UINT32 nTotalLogScts)
  UINT32
UINT32
            nIdx;
            nIdx2;
  INT32
             nErr;
  printf("
               ");
  for (nIdx = 0; nIdx < nTotalLogScts; nIdx++)</pre>
```



```
for (nIdx2 = 0; nIdx2 < 512; nIdx2++)
          aRWBuf[nIdx2] = (UINT8)(nIdx + nIdx2);
      nErr = STL_Write(VOL0 , PARTITION_ID_FILESYSTEM,
                       nIdx, 1, aRWBuf);
      if (nErr != STL_SUCCESS) break;
   printf("\b\b\b\b\b\b\b\b");
   return nErr;
}
INT32
SeqVerify(UINT32 nTotalLogScts)
               nIdx;
   UINT32
               nIdx2;
   UINT32
   INT32
               nErr;
   for (nIdx = 0; nIdx < nTotalLogScts; nIdx++)</pre>
      nErr = STL_Read(VOL0 , PARTITION_ID_FILESYSTEM,
                      nIdx, 1, aRWBuf);
      if (nErr != STL_SUCCESS) break;
      for (nIdx2 = 0; nIdx2 < 512; nIdx2++)
          if (aRWBuf[nIdx2] != (UINT8)(nIdx + nIdx2)) break;
      if (nIdx2 < 512)
         nErr = 1;
         break;
   }
   return nErr;
}
VOID
main(VOID)
   STLInfo stSTLinfo;
   STLConfig stSTLconfig;
   XSRPartI stPart[NUM_OF_VOLS];
   INT32
            nErr;
            nTotalLogScts;
   UINT32
   UINT32 nIdx;
   printf("### Hello XSR ###\r\n");
   do
      STL_Init();
```



```
OAM_Memcpy(&stPart[VOL0].aSig, "XSRPARTI",
             BML MAX PART SIG);
stPart[VOL0].nVer
                                     = 0 \times 00010000;
stPart[VOL0].nNumOfPartEntry
                                    = 1;
stPart[VOL0].stPEntry[0].nID
                           PARTITION_ID_FILESYSTEM;
                                  = BML_PI_ATTR_RW;
stPart[VOL0].stPEntry[0].nAttr
stPart[VOL0].stPEntry[0].n1stVbn
                                    = 0;
stPart[VOL0].stPEntry[0].nNumOfBlks = 100;
nErr = BML_Format(VOL0, &stPart[VOL0],
                 BML_INIT_FORMAT);
if (nErr != BML_SUCCESS)
   printf("[:ERR] BML_Format() returns ERROR : %x\r\n",
                                               nErr);
   break;
}
stSTLconfig.nFillFactor
                             = 100;
stSTLconfig.nNumOfRsvUnits
                             = 2;
stSTLconfig.nBlksPerUnit
                             = 2;
nErr = STL_Format(VOL0, PARTITION_ID_FILESYSTEM,
                  &stSTLconfig , 0);
if (nErr != STL_SUCCESS)
  printf("[:ERR] STL Format() returns ERROR : %x\r\n",
         nErr);
   break;
}
stSTLinfo.nSamBufFactor
                             = 100;
stSTLinfo.bASyncMode
                             = FALSE32;
nErr = STL_Open(VOL0, PARTITION_ID_FILESYSTEM,
               &stSTLinfo);
if (nErr != STL_SUCCESS)
   printf("[:ERR] STL_Open() returns ERROR : %x\r\n",
         nErr);
   break;
}
nTotalLogScts = stSTLinfo.nTotalLogScts;
printf("* Simple Test()\r\n");
for (nIdx = 0; nIdx < 10; nIdx++)
   printf("\t(%2d) Write : ", nIdx + 1);
   if (SegWrite(nTotalLogScts) == STL_SUCCESS)
      printf("OK\r\n");
```



```
else
          printf("ERROR\r\n");
          break;
      printf("\t
                     Verify: ", nIdx + 1);
      if (SeqVerify(nTotalLogScts) == STL_SUCCESS)
       {
          printf("OK\r\n");
       }
      else
          printf("ERROR\r\n");
          break;
} while (0);
STL_Close(VOL0, PARTITION_ID_FILESYSTEM);
printf("### Bye XSR ###\r\n");
```

- Execute Visual Studio, and create a new Win32 Console project. This is an example to name the new project as **XSRHello.**
- Include the following files in the new project **XSRHello**. Then, you can see the project structure as the following figure.

```
☐ XSR\xsrHello.cpp
☐ XSR\OAM\MyOAM\MyOAM.cpp
☐ XSR\LLD\MyLLD\MyLLD.cpp
                 MyLLD.h
\square XSR\Inc\BML.h
          LLD.h
          OAM.h
          PAM.h
          STL.h
          XSR.h
          XsrTypes.h
☐ XSR\lib\Generic\VS60\Retail\XSREmul.lib
☐ Platform\PAM\MyPAM\MyPAM.cpp
```





Figure 3-8. XSRHello Project Structure

- On **Project** menu, click **Setting**, and then **Project Setting** pop-up window is opened. On **Project Setting** pop-up window, set as follows.
  - ☐ On C/C++ tap, click General in Category list. Add ", OAM\_RTLMSG\_ENABLE" in Preprocessor definitions text box.

## Reference

If you declare OAM\_RTLMSG\_ENABLE, XSR\_RTL\_PRINT() function is linked to OAM\_Debug() function. If you declare OAM\_DBGMSG\_ENABLE, XSR\_DBG\_PRINT() function is linked to OAM\_Debug() function.

☐ On C/C++ tap, click **Preprocessor** in **Category** list. Add ".../.../inc" in **Additional include directories** text box.

Now, all preparation for executing XSRHello project is done.

Click **Execute XSRHello.cpp** on Build menu, or press **Ctrl** + **F5** key, or click button on menu toolbar. Then, the project is executed.

The project is compiled and built if there is no error, and the project is performed. The command window is opened, so you can XSRHello project is working.



```
### Hello XSR ###
* Simple Test()
      ( 1) Write : OK
            Verify : OK
       ( 2) Write : OK
            Verify : OK
       ( 3) Write : OK
            Verify : OK
       ( 4) Write : OK
            Verify : OK
       ( 5) Write : OK
            Verify : OK
       ( 6) Write : OK
           Verify : OK
       ( 7) Write : OK
           Verify : OK
       ( 8) Write : OK
           Verify : OK
       ( 9) Write : OK
           Verify : OK
       (10) Write : OK
           Verify : OK
### Bye XSR ###
Press any key to continue
```

Figure 3-9. XSRHello Project Working Screen

XSRHello project working process is as follows;

- 1. First, call STL Init,
- 2. Format BML
- 3. Format STL
- 4. Open STL,
- **5.** Then, repeat Sequential Write and Sequential Verify 10 times.

## Remark

The preceding API calling sequence is for the NAND device that is called for the first time. BML\_Format() should be called just one time to initialize NAND device. And STL\_Format() should be called for each RW partitions. If BML\_Format() and STL Format() are called for the NAND device before, STL Init() and STL\_Open() are enough to next opening the NAND device.

#### Reference

Sequential Write means writing data from the sector 0 to the last as many as defined sequentially.

Sequential Verify means verifying the written data from the sector 0 to the last as many as defined sequentially.

Once all working is finished, it shows "### Bye XSR ###". Press any key to close XSRHello command window.



You follow XSR porting example and execute it. Now, you can port XSR in various environments by implementing OAM, LLD and PAM.



# **OAM (OS Adaptation Module)**

This chapter describes the definition, system architecture, features, and APIs of OAM.

## 4.1. Description & Architecture

OAM is an abbreviation of OS Adaptation Module. OAM is to receive the services that OS provides. OAM is responsible for OS-dependent part of XSR layers (STL and BML). If OS is changed, a user only changes OAM.

For example, a layer of XSR wants to write memory. The memory request service is dependent on OS. Each layer calls an adaptation module OAM to use OS functionalities. Therefore a user must implement OAM suitable for the OS when a user ports XSR.

File System **Block Device Interface** Logical Flash Address **XSR** Core OS Adaptation Module Sector Translation Layer Virtual Flash Address Platform Adaptation Block Management Layer Module Physical Flash Address Low Level Device Driver NAND Flash Memory

Figure 4-1 shows OAM in XSR system architecture.

Figure 4-1. OAM in XSR System Architecture

OAM has 21 functions that are classified into 6 categories as follows.

□ ANSI functions: memory allocation, memory free, memory copy, memory setting, and memory comparison



| ☐ Message print function : message print                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------|
| $\hfill \square$<br>Semaphore functions: semaphore creation, semaphore destroy, semaphore acquire, and semaphore release          |
| $\square$ Interrupt functions: interrupt initialization, interrupt bind, interrupt enable, interrupt disable, and interrupt clear |
| ☐ <b>Timer functions :</b> timer setting, timer return, and time waiting                                                          |
| $\square$ Other functions: address translation, idle operation, RO partition check                                                |
| In the next chapter, OAM APIs are covered in detail.                                                                              |



## 4.2. API

This chapter describes OAM APIs. .

## Reference

All the OAM function has a prefix "OAM\_" on each function name.

Table 4-1 shows the lists of OAM APIs.

The right row in table shows that the function is Mandatory or Optional or Recommended. Optional functions should be existed, but contents of the functions does not need to be implemented.

Table 4-1. OAM API

| Function          | Description                                               |   |
|-------------------|-----------------------------------------------------------|---|
| OAM_Malloc        | This function allocates memory for XSR.                   | M |
| OAM_Free          | This function frees memory that XSR allocates.            | M |
| OAM_Memcpy        | This function copies from the source data to the          | M |
|                   | destination data.                                         |   |
| OAM_Memset        | This function sets data of a specific buffer.             | M |
| OAM_Memcmp        | This function compares data of two buffers.               | M |
| OAM_Debug         | This function is called when XSR prints message.          | R |
| OAM_CreateSM      | This function creates the semaphore.                      | О |
| OAM_DestroySM     | This function destroys the semaphore.                     | О |
| OAM_AcquireSM     | This function acquires the semaphore.                     | О |
| OAM_ReleaseSM     | This function releases the semaphore.                     | O |
| OAM_InitInt       | This function initializes the specified logical interrupt | O |
|                   | for NAND device.                                          |   |
| OAM_BindInt       | This function binds the specified interrupt for NAND      | O |
|                   | device.                                                   |   |
| OAM_EnableInt     | This function enables the specified interrupt for NAND    | O |
|                   | device.                                                   |   |
| OAM_DisableInt    | This function disables the specified interrupt for        | O |
|                   | NAND device.                                              |   |
| OAM_ClearInt      | This function clears the specified interrupt for NAND     | O |
|                   | device.                                                   |   |
| OAM_ResetTimer    | This function resets timer.                               | O |
| OAM_GetTime       | This function returns the current time value.             | O |
| OAM_WaitNMSec     | This function is called for delaying as a unit of         | R |
|                   | milliseconds.                                             |   |
| OAM_Pa2Va         | This function is called for the address translation to    | R |
|                   | access to the hardware from the system using virtual      |   |
|                   | memory.                                                   |   |
| OAM_Idle          | This function is called at idle time.                     | 0 |
| OAM_GetROLockFlag | This function is called when XSR determines whether       | 0 |
|                   | Partition is RO or not.                                   |   |



## **OAM Malloc**

## DESCRIPTION

This function allocates memory for XSR.

## **SYNTAX**

```
VOID *
OAM_MallocC(UINT32 nSize)
```

## **PARAMETERS**

| Parameter | Type   | In/Out | Description          |
|-----------|--------|--------|----------------------|
| nSize     | UINT32 | In     | Size to be allocated |

## RETURN VALUE

| Return Value | Description                                       |
|--------------|---------------------------------------------------|
| VOID         | allocated memory buffer pointer                   |
|              | If this function fails, the return value is NULL. |

## **REMARKS**

This function is a mandatory ANSI function. ANSI function is implemented to map one-to-one with the standard ANSI function.

This function is called by the function that wants to use memory.

#### **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   UINT8 *MainBuf = (UINT8 *)OAM_Malloc(512);
   OAM_Free(MainBuf);
```

## **SEE ALSO**

OAM\_Free



## **OAM Free**

## DESCRIPTION

This function frees memory that XSR allocates.

## **SYNTAX**

```
VOID
OAM_Free(VOID *pMem)
```

## **PARAMETERS**

| Parameter | Type   | In/Out | Description        |
|-----------|--------|--------|--------------------|
| pMem      | VOID * | In     | Pointer to be free |

## **RETURN VALUE**

None

## **REMARKS**

This function is a mandatory ANSI function. ANSI function is implemented to map one-to-one with the standard ANSI function.

This function is called by the function that wants to free memory.

## **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   UINT8 *MainBuf = (UINT8 *)OAM_Malloc(512);
   OAM_Free(MainBuf);
```

#### SEE ALSO

OAM\_Malloc



## **OAM\_Memcpy**

## DESCRIPTION

This function copies from the source data to the destination data.

## **SYNTAX**

```
VOID
OAM_Memcpy(VOID *pDst, VOID *pSrc, UINT32 nLen)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                                    |
|-----------|--------|--------|------------------------------------------------|
| pDst      | VOID * | Out    | Array Pointer of destination data to be copied |
| pSrc      | VOID * | In     | Array Pointer of source data to be copied      |
| nLen      | UINT32 | In     | Length to be copied                            |

## **RETURN VALUE**

None

## **REMARKS**

This function is a mandatory ANSI function. ANSI function is implemented to map one-to-one with the standard ANSI function.

This function is called by the function that wants to copy data in the source buffer to data in the destination buffer.

## **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   UINT8 *SrcBuf = (UINT8 *)OAM_Malloc(512);
   UINT8 *DstBuf = (UINT8 *)OAM_Malloc(512);
   OAM_Memcpy(DstBuf, SrcBuf, (512));
```

## **SEE ALSO**

OAM\_Memset, OAM\_Memcmp



## **OAM\_Memset**

## DESCRIPTION

This function sets data of a specific buffer.

## **SYNTAX**

```
VOID
OAM_Memset(VOID *pDst, UINT8 nV, UINT32 nLen)
```

## **PARAMETERS**

| Parameter | Type   | In/Out | Description                                    |
|-----------|--------|--------|------------------------------------------------|
| pDst      | VOID * | Out    | Array Pointer of destination data to be copied |
| nV        | UINT8  | In     | Value to be set                                |
| nLen      | UINT32 | In     | Length to be set                               |

## **RETURN VALUE**

None

## **REMARKS**

This function is a mandatory ANSI function. ANSI function is implemented to map one-to-one with the standard ANSI function.

This function is called by the function that wants to set the source buffer's own data.

## **EXAMPLE**

## (1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   UINT8 *pBuf = (UINT8 *)OAM_Malloc(512);
   OAM_Memset(pBuf, 0xFF, (512));
```

## **SEE ALSO**

OAM\_Memcpy, OAM\_Memcmp



## OAM\_Memcmp

## DESCRIPTION

This function compares data of two buffers.

## **SYNTAX**

```
INT32
OAM_Memcmp(VOID *pBuf1, VOID *pBuf2, UINT32 nLen)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description           |
|-----------|--------|--------|-----------------------|
| pBuf1     | VOID * | In     | Pointer of Buffer1    |
| pBuf2     | VOID * | In     | Pointer of Buffer2    |
| nLen      | UINT32 | In     | Length to be compared |

## **RETURN VALUE**

| Return Value    | Description                       |
|-----------------|-----------------------------------|
| Negative number | When pBuf1 is smaller than pBuf2. |
| 0               | When pBuf1 is the same as pBuf2.  |
| Positive number | When pBuf1 is bigger than pBuf2.  |

## REMARKS

This function is a mandatory ANSI function. ANSI function is implemented to map one-to-one with the standard ANSI function.

This function is called by the function that wants to compare data of two buffers.

## **EXAMPLE**

#### (1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   UINT8 Re;
   UINT8 *pBuf1 = (UINT8 *)OAM_Malloc(512);
   UINT8 *pBuf2 = (UINT8 *)OAM_Malloc(512);
   Re = OAM_Memcmp(pBuf1, pBuf2);
   if (Re != 0)
      printf(" Compare fail(%x)\n", Re);
   }
```



## SEE ALSO

OAM\_Memcpy, OAM\_Memset



## OAM\_Debug

## DESCRIPTION

This function is called when XSR prints messages such as error or debug or etc.

## **SYNTAX**

```
VOID
OAM_Debug(VOID *pFmt, ...)
```

## **PARAMETERS**

| Parameter | Type   | In/Out | Description        |
|-----------|--------|--------|--------------------|
| pFmt      | VOID * | In     | Data to be printed |

## RETURN VALUE

None

## REMARKS

This function is recommended.

#### **EXAMPLE**

```
(1) Example to call the function
```

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   OAM_Debug("Print debug message");
```



## **OAM CreateSM**

## DESCRIPTION

This function creates the semaphore.

## **SYNTAX**

```
BOOL32
OAM_CreateSM(SM32 *pHandle)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                           |
|-----------|--------|--------|---------------------------------------|
| pHandle   | SM32 * | Out    | Handle of the semaphore to be created |

## **RETURN VALUE**

| Return Value | Description                                             |
|--------------|---------------------------------------------------------|
| TRUE32       | If this function creates the semaphore successfully, it |
|              | returns TRUE32.                                         |
| FALSE32      | Else it returns FALSE32.                                |

## **REMARKS**

This function is an optional semaphore function.

This function is called by the function that wants to create the semaphore.

XSR regards the number of the semaphore token as 0 after calling OAM\_CreateSM(). Thus, when a user implements OAM\_CreateSM(), a user should set the initial value of the semaphore token as 0.

## **EXAMPLE**

## (1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   SM32
              nSm;
   if (OAM_CreateSM (&(nSm)) == FALSE32)
      FVM_DBG_PRINT((TEXT("OAM_CreateSM Error\r\n")));
```

## **SEE ALSO**

OAM\_DestroySM, OAM\_AcquireSM, OAM\_ReleaseSM



## OAM\_DestroySM

## DESCRIPTION

This function destroys the semaphore.

## **SYNTAX**

```
BOOL32
OAM_DestroySM(SM32 nHandle)
```

## **PARAMETERS**

| Parameter | Type | In/Out | Description                             |
|-----------|------|--------|-----------------------------------------|
| nHandle   | SM32 | In     | Handle of the semaphore to be destroyed |

## RETURN VALUE

| Return Value | Description                                              |
|--------------|----------------------------------------------------------|
| TRUE32       | If this function destroys the semaphore successfully, it |
|              | returns TRUE32.                                          |
| FALSE32      | Else it returns FALSE32.                                 |

## REMARKS

This function is an optional semaphore function.

This function is called by the function that wants to destroy the semaphore.

#### **EXAMPLE**

```
(1) Example to call the function
```

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   SM32
             nSm;
   if (OAM_CreateSM (&(nSm)) == FALSE32)
      FVM_DBG_PRINT((TEXT("OAM_CreateSM Error\r\n")));
   OAM_DestroySM(nSm);
```

```
OAM_CreateSM, OAM_AcquireSM, OAM_ReleaseSM
```



## OAM\_AcquireSM

## DESCRIPTION

This function acquires the semaphore.

## **SYNTAX**

```
BOOL32
OAM_AcquireSM(SM32 nHandle)
```

## **PARAMETERS**

| Parameter | Type | In/Out | Description                            |
|-----------|------|--------|----------------------------------------|
| nHandle   | SM32 | In     | Handle of the semaphore to be acquired |

## RETURN VALUE

| Return Value | Description                                              |
|--------------|----------------------------------------------------------|
| TRUE32       | If this function acquires the semaphore successfully, it |
|              | returns TRUE32.                                          |
| FALSE3       | Else it returns FALSE32.                                 |

## **REMARKS**

This function is an optional semaphore function.

This function is called by the function that wants to acquire the semaphore.

#### **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   SM32
             nSm;
   if (OAM_CreateSM (&nSm) == FALSE32)
      FVM_DBG_PRINT((TEXT("OAM_CreateSM Error\r\n")));
   OAM_ReleaseSM(nSm);
   OAM_AcquireSM(nSm);
   OAM_ReleaseSM(nSm);
```

```
OAM_CreateSM, OAM_DestroySM, OAM_ReleaseSM
```



## **OAM ReleaseSM**

## DESCRIPTION

This function releases the semaphore.

## **SYNTAX**

```
BOOL32
OAM_ReleaseSM(SM32 nHandle)
```

## **PARAMETERS**

| Parameter | Type | In/Out | Description                            |
|-----------|------|--------|----------------------------------------|
| nHandle   | SM32 | In     | Handle of the semaphore to be released |

## RETURN VALUE

| Return Value | Description                                              |
|--------------|----------------------------------------------------------|
| TRUE32       | If this function releases the semaphore successfully, it |
|              | returns TRUE 32.                                         |
| FALSE32      | Else it returns FALSE32.                                 |

## **REMARKS**

This function is an optional semaphore function.

This function is called by the function that wants to release the semaphore.

#### **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   SM32
              nSm;
   if (OAM_CreateSM (&(nSm)) == FALSE32)
       {\tt FVM\_DBG\_PRINT((TEXT("OAM\_CreateSM~Error\r\n")));}
   OAM_ReleaseSM(nSm);
   OAM_AcquireSM(nSm);
   OAM_ReleaseSM(nSm);
```

```
OAM_CreateSM, OAM_DestroySM, OAM_AcquireSM
```



## **OAM InitInt**

## DESCRIPTION

This function initializes the specified logical interrupt for NAND device.

## **SYNTAX**

```
VOID
OAM_InitInt(UINT32 nLogIntId)
```

## **PARAMETERS**

| Parameter | Type   | In/Out | Description                 |
|-----------|--------|--------|-----------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number |

## RETURN VALUE

None

## REMARKS

This function is an optional interrupt function. Currently, this function is used for asynchronous operation.

## **EXAMPLE**

```
(1) Example to call the function
```

```
#include <OAM.h>
#include <XSRTypes.h>
#define INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
VOID
Example(VOID)
   OAM_InitInt(INT_ID_NAND_0);
```

```
OAM_BindInt, OAM_EnableInt, OAM_DisableInt, OAM_ClearInt
```



## **OAM BindInt**

## DESCRIPTION

This function binds the specified interrupt for NAND device.

## **SYNTAX**

```
VOID
OAM_BindInt(UINT32 nLogIntId, UINT32 nPhyIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                  |
|-----------|--------|--------|------------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number  |
| nPhyIntId | UINT32 | In     | Physical interrupt ID number |

#### **RETURN VALUE**

None

## **REMARKS**

This function is an optional interrupt function. Currently, this function is used for asynchronous operation.

#### **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
#define INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
enum TPlatformInterruptId
                                           // IRQ 0
              EIrqExt0,
              EIrqExt0,
EIrqExt1,
EIrqExt2,
                                     // IRQ 1
// IRQ 2
              EIrqExt2, // IRQ 2
EIrqExt3, // IRQ 3
EIrqExt4_7, // IRQ 4
EIrqExt8_23, // IRQ 5
EIrqCAM, // IRQ 6
EIrqBatteryFault, // IRQ 7
              EIrqTick, // IRQ 8
EIrqWatchdog, // IRQ 9
EIrqTimer0, // IRQ 1
                                         // IRQ 10
                                         // IRQ 11
              EIrqTimer1,
              EIrqTimer2,
                                          // IRQ 12
};
VOID
Example(VOID)
```



```
OAM_BindInt(INT_ID_NAND_0, EIrqExt4_7);
```

## SEE ALSO

OAM\_InitInt, OAM\_EnableInt, OAM\_DisableInt, OAM\_ClearInt



## **OAM EnableInt**

## DESCRIPTION

This function enables the specified interrupt for NAND device.

## **SYNTAX**

```
VOID
OAM_EnableInt(UINT32 nLogIntId, UINT32 nPhyIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                  |
|-----------|--------|--------|------------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number  |
| nPhyIntId | UINT32 | In     | Physical interrupt ID number |

#### **RETURN VALUE**

None

## **REMARKS**

This function is an optional interrupt function. Currently, this function is used for asynchronous operation.

#### **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
#define INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
enum TPlatformInterruptId
                                     // IRQ 0
            EIrqExt0,
            EIrqExt0,
EIrqExt1,
EIrqExt2,
                                 // IRQ 1
// IRQ 2
            EIrqExt2, // IRQ 2
EIrqExt3, // IRQ 3
EIrqExt4_7, // IRQ 4
EIrqExt8_23, // IRQ 5
EIrqCAM, // IRQ 6
EIrqBatteryFault, // IRQ 7
            EIrqTick, // IRQ 8
            EIrqWatchdog,
EIrqTimer0,
                                    // IRQ 9
            EIrqTimer0,
                                    // IRQ 10
                                    // IRQ 11
            EIrqTimer1,
            EIrqTimer2,
                                     // IRQ 12
};
VOID
Example(VOID)
```



```
OAM_EnableInt(INT_ID_NAND_0, EIrqExt4_7);
```

## SEE ALSO

OAM\_InitInt, OAM\_BindInt, OAM\_DisableInt, OAM\_ClearInt



## **OAM DisableInt**

## DESCRIPTION

This function disables the specified interrupt for NAND device.

## **SYNTAX**

```
VOID
OAM_DisableInt(UINT32 nLogIntId, UINT32 nPhyIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                  |
|-----------|--------|--------|------------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number  |
| nPhyIntId | UINT32 | In     | Physical interrupt ID number |

#### **RETURN VALUE**

None

## **REMARKS**

This function is an optional interrupt function. Currently, this function is used for asynchronous operation.

#### **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
#define INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
enum TPlatformInterruptId
                                      // IRQ 0
             EIrqExt0,
            EIrqExt0,
EIrqExt1,
EIrqExt2,
                                 // IRQ 1
// IRQ 2
            EIrqExt2, // IRQ 2
EIrqExt3, // IRQ 3
EIrqExt4_7, // IRQ 4
EIrqExt8_23, // IRQ 5
EIrqCAM, // IRQ 6
EIrqBatteryFault, // IRQ 7
             EIrqTick, // IRQ 8
             EIrqWatchdog,
EIrqTimer0,
                                     // IRQ 9
                                     // IRQ 10
                                     // IRQ 11
             EIrqTimer1,
             EIrqTimer2,
                                      // IRQ 12
};
VOID
Example(VOID)
```



```
OAM_DisableInt(INT_ID_NAND_0, EIrqExt4_7);
```

## SEE ALSO

OAM\_InitInt, OAM\_BindInt, OAM\_EnableInt, OAM\_ClearInt



## **OAM ClearInt**

## DESCRIPTION

This function clears the specified interrupt for NAND device.

## **SYNTAX**

```
VOID
OAM_ClearInt(UINT32 nLogIntId, UINT32 nPhyIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                  |
|-----------|--------|--------|------------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number  |
| nPhyIntId | UINT32 | In     | Physical interrupt ID number |

#### **RETURN VALUE**

None

## **REMARKS**

This function is an optional interrupt function. Currently, this function is used for asynchronous operation.

#### **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
#define INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
enum TPlatformInterruptId
            EIrqExt0,
EIrqExt1,
                                    // IRQ 0
                                  // IRQ 1
// IRQ 2
            EIrqExt2,
            EIrqExt2, // IRQ 2
EIrqExt3, // IRQ 3
EIrqExt4_7, // IRQ 4
EIrqExt8_23, // IRQ 5
EIrqCAM, // IRQ 6
EIrqBatteryFault, // IRQ 7
            ElrqTick,
                                   // IRQ 8
            ElrqWatchdog,
                                   // IRQ 9
            EIrqTimer0,
                                   // IRQ 10
                                   // IRQ 11
            EIrqTimer1,
            EIrqTimer2,
                                    // IRQ 12
};
VOID
Example(VOID)
```



```
OAM_ClearInt(INT_ID_NAND_0, EIrqExt4_7);
```

## SEE ALSO

OAM\_InitInt, OAM\_BindInt, OAM\_EnableInt, OAM\_DisableInt



## **OAM ResetTimer**

## DESCRIPTION

This function resets the timer.

## **SYNTAX**

```
VOID
OAM_ResetTimer(VOID)
```

## **PARAMETERS**

None

#### RETURN VALUE

None

#### REMARKS

This function is a recommended timer function. Currently, this function is used for asynchronous operation.

In current implementation, this function does not use a timer of operating system but uses global counter variables. However, if user wants to implement the asynchronous feature based on execution time of operation, this function should be changed to use the real OS timer instead of the counter.

For more information about timer functions for asynchronous feature, refer to 7.2.5 Timer.

## **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   OAM_ResetTimer();
```

```
OAM_GetTime, OAM_WaitNMSec
```



## **OAM GetTime**

## DESCRIPTION

This function returns the current time value.

## **SYNTAX**

```
UINT32
OAM_GetTime(VOID)
```

#### **PARAMETERS**

None

#### **RETURN TYPE**

| Return Type | Description        |
|-------------|--------------------|
| UINT32      | Current time value |

## **REMARKS**

This function is a recommended timer function.

Currently, this function is used for asynchronous operation.

In current implementation, this function does not use a timer of operating system but uses global counter variables. However, if user wants to implement the asynchronous feature based on execution time of operation, this function should be changed to use the real OS timer instead of the counter.

For more information about timer functions for asynchronous feature, refer to 7.2.5 Timer.

## **EXAMPLE**

(1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   UINT32 nStartTime;
   nStartTime = OAM_GetTime();
```

## **SEE ALSO**

OAM\_ResetTimer, OAM\_WaitNMSec



# OAM\_WaitNMSec

# DESCRIPTION

This function is called for waiting as a unit of milliseconds.

# **SYNTAX**

```
VOID
OAM_WaitNMSec(UINT32 nNMSec)
```

# **PARAMETERS**

| Parameter | Type   | In/Out | Description           |
|-----------|--------|--------|-----------------------|
| nNMSec    | UINT32 | In     | µsec time for waiting |

# **RETURN TYPE**

None

# **REMARKS**

This function is a recommended timer function.

Currently, this function is used to wait the time in handling Power-off error.

For more information about timer functions for power-off recovery, refer to 7.3 Power-Off Recovery.

# **EXAMPLE**

(1) Example to implement the function in Win32

```
OAM_WaitNMSec(UINT32 nNMSec)
   Sleep(nNMSec);
```

## **SEE ALSO**

OAM\_ResetTimer, OAM\_GetTime



# OAM Pa2Va

# DESCRIPTION

This function is called for the address translation to access to the hardware from the system using virtual memory.

# **SYNTAX**

```
UINT32
OAM_Pa2Va(UINT32 nPAddr)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                     |
|-----------|--------|--------|---------------------------------|
| nPAddr    | UINT32 | In     | Physical address of NAND device |

# **RETURN TYPE**

| Return Type | Description                                         |
|-------------|-----------------------------------------------------|
| UINT32      | Virtual address of NAND device that Symbian OS uses |

# REMARKS

This function is recommended.

# **EXAMPLE**

# (1) Example to call the function

```
#include <OAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   INT32 nBaseAddr = 0x30000000;
   UINT32 nVirtualAddr;
   nVirtualAddr = OAM_Pa2Va(nBaseAddr));
```



# **OAM Idle**

# DESCRIPTION

This function is called when XSR is at idle time.

# **SYNTAX**

```
VOID
OAM_Idle(VOID)
```

#### **PARAMETERS**

None

#### **RETURN TYPE**

None

# **REMARKS**

This function is optional.

If XSR is polling on the device status, this function is called.

XSR usually keep polling on device status register to perform next operation. This polling takes little time, so ,usually, this function is not needed.to implement. But, under certain condition, it is better to yield CPU to other task instead of just waiting. XSR performance will be decreased, but other task can be performed with XSR simultaneously.

Caution: Do not perform any flash memory operation (XSR operation) in this function.

# **EXAMPLE**

# (1) Example to implement the function

```
OAM_Idle(VOID)
   /* Default : Do nothing */
```



# OAM\_GetROLockFlag

# DESCRIPTION

This function is called when XSR determines Read Only attribute.

# **SYNTAX**

```
BOOL32
OAM_GetROLockFlag(VOID)
```

#### **PARAMETERS**

None

#### **RETURN TYPE**

| Return Type | Description               |
|-------------|---------------------------|
| BOOL32      | TRUE32 with RO partition. |

# **REMARKS**

This function is optional.

The function OAM\_GetROLockFlag is called when XSR determines whether certain block is in Read-Only partition or not. If XSR finds it is in range of RO partition, this function is called. If it is necessary to regard blocks in RO partition as RW under certain condition, implement this function to return FALSE. Do not modify this function unless you deeply understand internal implementation of XSR. Default implementation of this function just returns TRUE.

When the RO partition should be regarded as RW, this function should return FALSE.

#### **EXAMPLE**

(1) Example to implement the function

```
BOOL32
OAM_GetROLockFlag(VOID)
   return TRUE32;
```



# **LLD (Low Level Driver)**

This chapter describes the definition, system architecture, features, and APIs of LLD.

# 5.1. Description & Architecture

LLD is an abbreviation of Low Level Device Driver. LLD is adaptation module of XSR. LLD accesses the real device.

XSR cannot send a command directly to the device. When XSR sends a command to the device, it is needed a kind of translator, converting XSR command to the device-understandable message. The translator is a device driver LLD. LLD directly access to the device.

#### Reference

Generally, a device is a machine or hardware designed for a purpose. For example, it can include keyboards, mouse, display monitors, hard disk drives, CD-ROM players, printers, audio speakers, and etc. In this document, a device means NAND flash memory.

Generally, a device driver is a program that controls a particular type of a device. That is, a device driver converts the general input/output instruction of the Operation system to messages that the device type can understand.

For example, if XSR orders "read" command to the device, the device cannot receive "read" command of XSR itself. LLD translates "read" command for the device. Thus, the device receives "read" command not by XSR but by LLD, and executes it. Therefore, a user must implement LLD suitable for the device when a user ports XSR.

Figure 5-1 shows LLD in XSR system architecture.





Figure 5-1. LLD in XSR System Architecture

LLD has 25 functions that are classified into 6 categories as follows.

- ☐ Initialization functions : initialization, open, and close
- ☐ **Device information query function** : device information return
- ☐ Flash operation function : read, write, and erase
- ☐ Partial-Merge function : copy
- ☐ Other functions: initial bad block check, writable or write protectable area setting
- ☐ Deferred Check Operation functions
- ☐ **OTP Operation functions :** read, write in OTP area
- ☐ **Specific functions**: returns the platform information

The OTP Operation furnctions is available when NAND device provides. And the writable or write protectable area setting functions is too.

If you want to see the sample code refer to ONLD.cpp or PNL.cpp.



In the next chapter, LLD APIs are covered in detail.

# 5.2. API

This chapter describes LLD APIs.

# Note

In Table 5-1, a user can rename XXX in the function name. It is recommended to name XXX with the device name and three or four capital letters.

Table 5-1 shows the lists of LLD APIs.

The right row in table shows that the function is Mandatory or Optional or Recommended. Optional functions should be existed, but contents of the functions does not need to be implemented.

Table 5-1. LLD API

| Function          | Description                                      |   |
|-------------------|--------------------------------------------------|---|
| XXX_Init          | This function initializes the device driver.     | M |
| XXX_Open          | This function opens the device and makes it be   | M |
|                   | ready.                                           |   |
| XXX_Close         | This function closes the device and closes       | M |
|                   | linking.                                         |   |
| XXX_GetDevInfo    | This function reports the device information to  | M |
|                   | upper layer.                                     |   |
| XXX_Read          | This function reads data from pages of NAND      | M |
|                   | flash memory within block boundry.               |   |
| XXX_Write         | This function writes data into pages of NAND     | M |
|                   | flash memory block boundry.                      |   |
| XXX_Erase         | This function erases a block of NAND flash       | M |
|                   | memory.                                          |   |
| XXX_TwoPlaneRead  | This function reads data from pages of NAND      | M |
|                   | flash memory within multiple unit.               |   |
| XXX_TwoPlaneWrite | This function writes data by using two plane     | M |
|                   | program feature of NAND flash memory             |   |
|                   | within an unit.                                  |   |
| XXX_MErase        | This function erases multiple blocks of NAND     | M |
|                   | flash memory                                     |   |
| XXX_EraseVerify   | This function verifies an erase operation        | M |
|                   | whether success or not                           |   |
| XXX_LoadWrite     | This function is used for writing data into a    | M |
|                   | page partially. The rest of sectors are loaded   |   |
|                   | firstly and put them together with original user |   |
|                   | data, and finally write the combined data.       |   |
| XXX_Copy          | This function copies data by using internal      | M |
|                   | buffer in the device.                            |   |
| XXX_ChkInitBadBlk | This function checks whether a block is an       | M |
|                   | initial bad block or not.                        |   |



| XXX_SetRWArea          | This function is called when NAND device provides write/erase protection functionality in hardware.     | 0 |
|------------------------|---------------------------------------------------------------------------------------------------------|---|
| XXX_SetLockArea        | This function is called when NAND device provides lock/unlock functionality in hardware.                | О |
| XXX_SetLockTightenArea | This function is called when NAND device provides lock tighten functionality in hardware.               | 0 |
| XXX_IOCtl              | This function is called to extend LLD functionality.                                                    | O |
| XXX_GetPrevOpData      | This function copies data of previous write operation to the given buffer.                              | 0 |
| XXX_FlushOp            | This function completes the current working operation.                                                  | 0 |
| XXX_OTPRead            | This function reads data from the OTP area when NAND device provides OTP operation in hardware.         | 0 |
| XXX_OTPWrite           | This function writes data into the OTP area when NAND device provides OTP operation in hardware.        | 0 |
| XXX_OTPLock            | This function locks the OTP area when NAND device provides OTP operation in hardware.                   | О |
| XXX_GetOTPLockInfo     | This function reads the information about OTP lock when NAND device provides OTP operation in hardware. | 0 |
| XXX_GetPlatformInfo    | This function reads the platform information.                                                           | 0 |



# XXX Init

#### DESCRIPTION

This function initializes XXX device driver.

#### **SYNTAX**

```
INT32
XXX_Init(VOID *pParm)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                          |
|-----------|--------|--------|--------------------------------------|
| pParm     | VOID * | In     | Pointer to XsrVolParm data structure |

# **RETURN VALUE**

| Return Value     | Description        |
|------------------|--------------------|
| LLD_SUCCESS      | Initialize Success |
| LLD_INIT_FAILURE | Initialize Failure |

# **REMARKS**

This function is a mandatory initialization function.

For more information about XsrVolParm data structure, refer to the API page of PAM\_GetPAParm.

#### **EXAMPLE**

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
            nErr;
           nVol = 0;
   UINT32
   UINT32 nBaseAddr = 0x20000000;
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].Init((VOID *) PAM_GetPAParm());
   if (nErr != LLD_SUCCESS)
      printf("XXX_Init(%d) fail. ErrCode = %x\n", nDev, nErr);
      return(FALSE32);
   return(TRUE32);
```

```
XXX_Open, XXX_Close
```



# XXX\_Open

# DESCRIPTION

This function opens the device and makes it be ready.

# **SYNTAX**

```
INT32
XXX_Open(UINT32 nDev)
```

# **PARAMETERS**

| Parameter | Type   | In/Out | Description                    |
|-----------|--------|--------|--------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7) |

# RETURN VALUE

| Return Value     | Description  |
|------------------|--------------|
| LLD_SUCCESS      | Open Success |
| LLD_OPEN_FAILURE | Open Failure |

#### REMARKS

This function is a mandatory initialization function.

#### **EXAMPLE**

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
           nErr;
   UINT32 nDev = 0;
   UINT32 nVol = 0;
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].Open(nDev);
   if (nErr != LLD_SUCCESS)
      printf("XXX_Open(%d) fail. ErrCode = %x\n", nDev, nErr);
      return (FALSE32);
   return (TRUE32);
```

```
XXX_Init, XXX_Close
```



# XXX Close

# DESCRIPTION

This function closes XXX device and closes linking.

# **SYNTAX**

```
INT32
XXX_Close(UINT32 nDev)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                    |
|-----------|--------|--------|--------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7) |

# **RETURN VALUE**

| Return Value      | Description   |
|-------------------|---------------|
| LLD_SUCCESS       | Close Success |
| LLD_CLOSE_FAILURE | Close Failure |

# **REMARKS**

This function is a mandatory initialization function.

# **EXAMPLE**

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
            nErr;
   UINT32 nDev = 0;
   UINT32 nVol = 0;
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].Close(nDev);
   if (nErr != LLD_SUCCESS)
      printf("XXX_Close(%d) fail. ErrCode = %x\n", nDev, nErr);
      return (FALSE32);
   return (TRUE32);
```

```
XXX_Init, XXX_Open
```



# XXX GetDevInfo

#### DESCRIPTION

This function reports the device information to upper layer.

# **SYNTAX**

```
INT32
XXX_GetDevInfo(UINT32 nDev, LLDSpec* pstDevInfo)
```

#### **PARAMETERS**

| Parameter  | Type      | In/Out | Description                          |
|------------|-----------|--------|--------------------------------------|
| nDev       | UINT32    | In     | Physical Device Number (0 ~ 7)       |
| pstDevInfo | LLDSpec * | Out    | Data structure of device information |

#### **RETURN VALUE**

| Return Value       | Description                       |
|--------------------|-----------------------------------|
| LLD_SUCCESS        | Sending the requested information |
| LLD_ILLEGAL_ACCESS | Illegal Access                    |

#### REMARKS

This function is a mandatory device information query function.

**LLDSpec** data structure is declared in LLD.h.

#### ☐ **LLDSpec** data structure

```
typedef struct {
   UINT16 nMID;
                         /* Manufacturer Code */
   UINT16 nDID;
                         /* Device Code */
                       /* Device code
/* The Number of Blocks */
/* The Number of Blocks
   UINT16 nNumOfBlks;
   UINT16 nBlksInRsv;
                            in Reserved Block Pool */
   UINT8 nBadPos; /* BadBlock Information Position */
   UINT8 nLsnPos;
UINT8 nEccPos;
UINT8 nBWidth;
                        /* LSN Position*/
                        /* ECC Value Position */
                        /* Device Bus Width */
   BOOL32 bMultiBlkErase; /* Multiple block erase Policy */
   BOOL32 bTwoPlaneProgram; /* Two Plane Program Policy */
   BOOL32 botp;
                       /* OTP Operation Policy */
                         /* DDP Flag */
   BOOL32 bDDP;
   UINT16 nUserOTPSctsInDev; /* Number of available sectors
                                  for user in OTP */
   UINT8 nSctsPerPage; /* The Number of Sectors per Page */
   UINT16 nPagesPerBlk; /* The Number of Pages per Block */
   UINT16 nNumOfBlksIn1stChip;
```



```
/* The Number of Blokcs in first chip(DDP)
 UINT8
         aUID[XSR UID SIZE];
            /* UID 0xFF (absence case of UID) */
LLDSpec;
```

Table 5-2 explains LLDSpec data structure.

Table 5-2. LLDSpec in LLD.h

| Member Variable     | Member Variable                                 |
|---------------------|-------------------------------------------------|
| nMID                | Manufacturer code of a device                   |
| nDID                | Device code                                     |
| nNumOfBlks          | Total number of blocks of a device              |
| nBlksInRsv          | The number of blocks in reserved block pool     |
| nBadPos             | Bad block information position                  |
| nLsnPos             | Position to store LSN                           |
| nECCPos             | Position to store ECC value                     |
| nBWidth             | Device bus width                                |
| bMultiBlockErase    | Multiblock erase policy                         |
| bTwoPlaneProgram    | The availability of two plane program operation |
| bOTP                | The availabliliy of OTP operation               |
| bDDP                | DDP flag                                        |
| nUserOTPSctsInDev   | The number of available sectors for user in OTP |
| nSctsPerPage        | The number of sectors per one page of device    |
| nPagesPerBlk        | The number of pages per one block of device     |
| nNumOfBlksIn1stChip | The number of blocks in first chip(DDP)         |
| aUID[XSR_UID_SIZE]  | Unique ID of device                             |

Here is more detailed explanation about LLDSpec.

#### ☐ nBlksInRsv

In general, NAND flash memory can contain bad block. nBlksInRsv is the number of the reserved block in NAND flash memory. The related information about the number of the reserved block is described in "VALID BLOCK" chapter inside data sheet of flash memory. In VALID BLOCK chapter, the maximum valid block number and the minimum valid block number is marked. nBlksInRsv is the remainder between the maximum valid block number and the minimum valid block number.

# ☐ nMultiBlockErase

nMultiBlockErase means whether NAND flash memory support multi-block erase functionality or not. If NAND flash memory supports multi-block erase, nMultiBlockErase can have LLD\_ME\_OK or LLD\_ME\_NO. However, NAND flash memory does not support multi-block erase, nMultiBlockErase must have LLD\_ME\_NO. (For more information about which device supports multi-block erase, refer to the Specification of NAND flash memory.

# □ nBWidth

nBWidth is the data bus width in NAND flash memory. The data bus of NAND flash memory can be 8bit or 16bit. If the data bus is 8bit, nBWidth becomes LLD\_BW\_X08. If the data bus is 16bit, nBWidth becomes LLD\_BW\_X16.

This value is used at software ECC module in BML. If this value is abnormal, the return value of software ECC can be abnormal.



#### □ nBadPos

To show a bad block, the blocks of NAND flash memory records the specific value at the specific position of spare array. nBadPos is offset of the bad block position of spare array. nBadPos depends on the kind of NAND flash memory. A user can know nBadPos in the data sheet of NAND flash memory or "Samsung NAND flash Spare Area Assignment Standard (21.Feb.2003)".

#### ☐ nLsnPos

nLsnPos is offset that the first byte of LSN(Logical Sector Number) of spare array is located.

nLsnPos depends on the kind of NAND flash memory. A user can know nLsnPos in the data sheet of NAND flash memory or "Samsung NAND flash Spare Area Assignment Standard (21.Feb.2003)".

#### ☐ nEccPos

nEccPos is offset that the first byte of ECC of spare array is located.

nEccPos depends on the kind of NAND flash memory. A user can know nEccPos in the data sheet of NAND flash memory or "Samsung NAND flash Spare Area Assignment Standard (21.Feb.2003)".

# **EXAMPLE**

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h>
                  /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr;
   UTNT32
            nDev = 0;
   UINT32
            nVol = 0;
             stDevInfo;
   LLDSpec
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].GetDevInfo(nDev, &stDevInfo);
   if (nErr != LLD_SUCCESS)
      printf("XXX_ GetDevInfo()fail. ErrCode = %x\n", nErr);
      return (FALSE32);
   return (TRUE32);
```



# XXX Read

# **DESCRIPTION**

This function reads data from NAND flash memory. XXX\_Read can read multiple sectors within a block boundry.

#### **SYNTAX**

INT32

XXX\_Read(UINT32 nDev, UINT32 nPsn, UINT32 nScts, UINT8 \*pMBuf, UINT8 \*pSBuf, UINT32 nFlag)

#### **PARAMETERS**

| Parameter | Type    | In/Out | Description                           |
|-----------|---------|--------|---------------------------------------|
| nDev      | UINT32  | In     | Physical Device Number (0 ~ 7)        |
| nPsn      | UINT32  | In     | Physical Sector Number                |
| nScts     | UINT32  | In     | Number of sectors                     |
| pMBuf     | UINT8 * | Out    | Memory buffer for main array of NAND  |
|           |         |        | flash memory                          |
| pSBuf     | UINT8 * | Out    | Memory buffer for spare array of NAND |
|           |         |        | flash memory                          |
| nFlag     | UINT32  | In     | Operation options (ECC on/off)        |

nFlag has the the operation options as follows.

| Flag             | Value    | Description                          |
|------------------|----------|--------------------------------------|
| LLD_FLAG_ECC_ON  | (1 << 1) | ECC on (Read Operation with ECC)     |
| LLD_FLAG_ECC_OFF | (0 << 1) | ECC off (Read Operation without ECC) |

# **RETURN VALUE**

| Return Value         | Description                                            |
|----------------------|--------------------------------------------------------|
| LLD_SUCCESS          | Read Success                                           |
| LLD_READ_ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) This return |
| result code          | value is available only in case of using Hardware ECC. |
| LLD_ILLEGAL_ACCESS   | Illegal Read Operation                                 |
| LLD_READ_DISTURBANCE | 1bit ECC error by read disturbance happens.            |
| DCOP-related code    | Result code of the previous operation                  |

#### REMARKS

This function is a mandatory flash operation function.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

The parameters nPsn and nScts read data as a unit of a sector.

For more information about the byte alignment, refer to 7.5 Byte Alignment Restrictions.



```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
            nErr;
            nDev = 0;
   UINT32
           nVol = 0;
   UINT32
   UINT32
            nPSN = 0;
   UINT32
            nNumOfScts = 1;
            aMBuf[LLD_MAIN_SIZE];
   UINT8
           aSBuf[LLD_SPARE_SIZE];
   UINT8
   UINT32
           nFlag = LLD_FLAG_ECC_ON;
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].Read(nDev, nPSN, nNumOfScts, aMBuf,
                            aSBuf, nFlag);
   if (nErr != LLD_SUCCESS)
      printf("XXX_Read() fail. ErrCode = %x\n", nErr);
      return (FALSE32);
   return (TRUE32);
}
```

# **SEE ALSO**

XXX\_Write, XXX\_Erase, XXX\_Copy, XXX\_TwoPlaneRead, XXX\_TwoPlaneWrite, XXX\_MErase, XXX\_EraseVerify



# **XXX** Write

# DESCRIPTION

This function writes data into NAND flash memory. XXX\_Write can write multiple sectors within a block boundry.

# **SYNTAX**

INT32

XXX\_Write(UINT32 nDev, UINT32 nPsn, UINT32 nScts, UINT8 \*pMBuf, UINT8 \*pSBuf, UINT32 nFlag, UINT32 \*pErrPsn)

#### **PARAMETERS**

| Parameter | Type     | In/Out | Description                                                   |
|-----------|----------|--------|---------------------------------------------------------------|
| nDev      | UINT32   | In     | Physical Device Number (0 ~ 7)                                |
| nPsn      | UINT32   | In     | Physical Sector Number                                        |
| nScts     | UINT32   | In     | Number of sectors                                             |
| pMBuf     | UINT8 *  | In     | Memory buffer for main array of NAND                          |
|           |          |        | flash memory                                                  |
| pSBuf     | UINT8 *  | In     | Memory buffer for spare array of NAND                         |
|           |          |        | flash memory                                                  |
| nFlag     | UINT32   | In     | Operation options (ECC on/off, Sync/Async)                    |
| pErrPsn   | UINT32 * | In     | The physical sector number where the write error has occurred |

nFlag has the the operation options as follows.

| Flag              | Value    | Description                          |
|-------------------|----------|--------------------------------------|
| LLD_FLAG_ASYNC_OP | (1 << 0) | Asynchronous Operation               |
| LLD_FLAG_SYNC_OP  | (0 << 0) | Synchronous Operation                |
| LLD_FLAG_ECC_ON   | (1 << 1) | ECC on (Read Operation with ECC)     |
| LLD_FLAG_ECC_OFF  | (0 << 1) | ECC off (Read Operation without ECC) |

Flag value is devided into Sync/Async Operation flag and ECC on/off flag. These two flags can be merged as follow.

nFlag = LLD\_FLAG\_SYNC\_OP | LLD\_FLAG\_ECC\_ON;

# RETURN VALUE

| Return Value         | Description                           |
|----------------------|---------------------------------------|
| LLD_SUCCESS          | Write Success                         |
| LLD_WRITE_ERROR      | Write Failure                         |
| LLD_WR_PROTECT_ERROR | Write Operation at Locked Area        |
| LLD_ILLEGAL_ACCESS   | Illegal Write Operation               |
| DCOP-related code    | Result code of the previous operation |

#### REMARKS

This function is a mandatory flash operation function.



Restrictions.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

The parameters nPsn and nNumOfScts write data as a unit of a sector. For more information about the byte alignment, refer to Chapter 7.5 Byte Alignment

In order to support asynchronous mode, codes which execute next steps must be added. First, check the value of a flag. And then, clear an interrupt. Finally, enable the interrupt. For more information about the interrupt, refer to Chapter 7.2 Interrupt.

# **EXAMPLE**

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h>
                  /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr, nErrPsn;
             nDev = 0;
   UINT32
             nVol = 0;
   UINT32
             nPSN = 0;
   UINT32
             nNumOfScts = 4;
   UINT32
             aMBuf[LLD_MAIN_SIZE * 4];
   BTNIU
             aSBuf[LLD_SPARE_SIZE * 4];
   UINT8
   UINT32
             nFlag = LLD_FLAG_ASYNC_OP | LLD_FLAG_ECC_ON;
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].Write(nDev, nPSN, nNumOfScts, aMBuf,
                             aSBuf, nFlag, &nErrPsn);
   if (nErr != LLD_SUCCESS)
      printf("XXX_Write() fail. ErrCode = %x\n", nErr);
      return (FALSE32);
   return (TRUE32);
```

```
XXX_Read, XXX_Erase, XXX_Copy, XXX_TwoPlaneRead,
XXX_TwoPlaneWrite, XXX_MErase, XXX_EraseVerify
```



# XXX Erase

#### DESCRIPTION

This function erases a block of NAND flash memory.

# **SYNTAX**

```
INT32
XXX_Erase(UINT32 nDev, UINT32 nPbn, UINT32 nFlag)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                    |
|-----------|--------|--------|--------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7) |
| nPbn      | UINT32 | In     | Physical Block Number          |
| nFlag     | UINT32 | In     | Operation options (Sync/Async) |

nFlag has the the operation options as follows.

| Flag              | Value    | Description            |
|-------------------|----------|------------------------|
| LLD_FLAG_ASYNC_OP | (1 << 0) | Asynchronous Operation |
| LLD_FLAG_SYNC_OP  | (0 << 0) | Synchronous Operation  |

# **RETURN VALUE**

| Return Value       | Description                           |
|--------------------|---------------------------------------|
| LLD_SUCCESS        | Erase Success                         |
| LLD_ILLEGAL_ACCESS | Illigal Erase Operation               |
| DCOP-related code  | Result code of the previous operation |

#### REMARKS

This function is a mandatory flash operation function.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

That's why this function always returns LLD\_SUCCESS. If the erase operation fails, it is recognized at the later LLD function is called.

In order to support asynchronous mode, codes which execute next steps must be added. First, check the value of a flag. And then, clear an interrupt. Finally, enable the interrupt. For more information about the interrupt, refer to Chapter 7.2 Interrupt.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
```



```
BOOL32
Example(VOID)
   INT32
             nErr;
            nDev = 0;
   UINT32
            nVol = 0;
   UINT32
           nPbn = 0;
nFlag = LLD_FLAG_ASYNC_OP;
   UINT32
   UINT32
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].Erase(nDev, nPbn, nFlag)
   if (nErr != LLD_SUCCESS)
      printf("XXX_Erase()fail. ErrCode = %x\n", nErr);
      return (FALSE32);
   return (TRUE32);
```

#### SEE ALSO

XXX\_Read, XXX\_Write, XXX\_Copy, XXX\_TwoPlaneRead, XXX\_TwoPlaneWrite, XXX\_MErase, XXX\_EraseVerify



# XXX TwoPlaneRead

#### DESCRIPTION

This function reads data from NAND flash memory. XXX\_TwoPlaneRead, unlikely XXX Read, read multiple sectors within a super block boundry assuming that the page number is assigned shuttlewise between a pair of blocks.

When an error occurs, LLD can return ECC error. If 1bit error occurs, this function returns SUCCESS. If 2bit error occurs, this function performs the read operation of the remaining sector and then returns READ ERROR.

# **SYNTAX**

INT32 XXX\_TwoPlaneRead(UINT32 nDev, SGL \*pstSGL, UINT8 \*pSBuf, UINT32 nFlag, UINT32 \*pPbnList)

#### **PARAMETERS**

| Parameter | Type     | In/Out | Description                                     |
|-----------|----------|--------|-------------------------------------------------|
| nDev      | UINT32   | In     | Physical Device Number (0 ~ 7)                  |
| pstSGL    | SGL *    | Out    | Scatter gather list structure for main array of |
|           |          |        | NAND flash memory                               |
| pSBuf     | UINT8 *  | Out    | Memory buffer for spare array of NAND           |
|           |          |        | flash memory                                    |
| nFlag     | UINT32   | In     | Operation options (ECC on/off)                  |
| pPbnList  | UINT32 * | In     | The physical block number list                  |

nFlag has the the operation options as follows.

| Flag             | Value    | Description                          |
|------------------|----------|--------------------------------------|
| LLD_FLAG_ECC_ON  | (1 << 1) | ECC on (Read Operation with ECC)     |
| LLD_FLAG_ECC_OFF | (0 << 1) | ECC off (Read Operation without ECC) |

#### **RETURN VALUE**

| Return Value         | Description                                            |
|----------------------|--------------------------------------------------------|
| LLD_SUCCESS          | Read Success                                           |
| LLD_READ_ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) This return |
| result code          | value is available only in case of using Hardware ECC  |
| LLD_ILLEGAL_ACCESS   | Illegal Read Operation                                 |
| LLD_READ_DISTURBANCE | 1bit ECC error by read disturbance happens.            |
| DCOP-related code    | Result code of the previous operation                  |

# REMARKS

This function is a mandatory flash operation function.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.



For more information about the byte alignment, refer to 7.5 Byte Alignment Restrictions.

**SGL** data structure is declared in XsrTypes.h.

□ **sgl** data structure

```
typedef struct
   UINT8
                 nElements;
                 nTotalScts;
   UINT32
   SGLEntry
                 stSGLEntry[XSR_MAX_SGL_ENTRIES];
 SGL;
```

**SGLEntry** data structure is declared in XsrTypes.h.

☐ **SGLEntry** data structure

```
typedef struct
   UINT8* pBuf;
                    /* Buffer for data
   UINT32 nVsn;
                    /* Virtual sector number */
   UINT16 nSectors;
                                                           * /
             /* Number of sectors this entry represents
 SGLEntry;
```

SGL is abbreviation for Scatter Gather List. To read whole requested data and store it into several buffers within one function call, we use SGL.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
                 /* Header File of Low Level Device Driver */
#include <XXX.h>
BOOL32 Example(VOID)
   INT32
             nErr;
             nDev = 0;
   UINT32
             nVol = 0;
   UINT32
             nVSN = 0;
   UINT32
   UINT32
             nNumOfScts = 1;
   SGL
             stSGL;
             aMBuf[LLD_MAIN_SIZE * nNumOfScts];
   UINT8
             aSBuf[LLD_SPARE_SIZE * nNumOfScts];
   UINT8
             nFlag = LLD_FLAG_ECC_ON;
   UINT32
   UINT32
             nPbnList[2];
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   stSGL.stSGLEntry[0].pBuf = aMBuf;
   stSGL.stSGLEntry[0].nSectors = nNumOfScts;
   stSGL.stSGLEntry[0].nVsn = nVSN;
   nPbnList[0] = 0; nPbnList[1] = 1;
```



```
stSGL.nElements = 1;
nErr = stLFT[nVol].TwoPlaneRead(nDev, &stSGL, aSBuf, nFlag,
                                nPbnList);
if (nErr != LLD_SUCCESS)
   printf("XXX_Read() fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```

#### SEE ALSO

XXX\_Read, XXX\_Write, XXX\_Erase, XXX\_Copy, XXX\_TwoPlaneWrite, XXX\_MErase, XXX\_EraseVerify



# XXX TwoPlaneWrite

# **DESCRIPTION**

This function writes data into NAND flash memory by using two plane program operation of NAND flash memory if the device supports it. XXX\_TwoPlaneWrite, unlikely XXX\_Write, write multiple sectors within a super block boundry assuming that the page number is assigned shuttlewise between a pair of blocks.

# **SYNTAX**

INT32

XXX\_TwoPlaneWrite(UINT32 nDev, SGL \*pstSGL, UINT8 \*pSBuf, UINT32 nFlag, UINT32 \*pInfoList)

#### **PARAMETERS**

| Parameter | Type     | In/Out | Description                                                  |
|-----------|----------|--------|--------------------------------------------------------------|
| nDev      | UINT32   | In     | Physical Device Number (0 ~ 7)                               |
| pstSGL    | SGL *    | In     | Scatter gather list structure for main array of              |
|           |          |        | NAND flash memory                                            |
| pSBuf     | UINT8 *  | In     | Memory buffer for spare array of NAND                        |
|           |          |        | flash memory                                                 |
| nFlag     | UINT32   | In     | Operation options (ECC on/off, Sync/Async)                   |
| pInfoList | UINT32 * | Out    | List of physical block number on each plane and return value |

nFlag has the the operation options as follows.

| Flag              | Value    | Description                          |
|-------------------|----------|--------------------------------------|
| LLD_FLAG_ASYNC_OP | (1 << 0) | Asynchronous Operation               |
| LLD_FLAG_SYNC_OP  | (0 << 0) | Synchronous Operation                |
| LLD_FLAG_ECC_ON   | (1 << 1) | ECC on (Read Operation with ECC)     |
| LLD_FLAG_ECC_OFF  | (0 << 1) | ECC off (Read Operation without ECC) |

Flag value is devided into Sync/Async Operation flag and ECC on/off flag. These two flags can be merged as follow.

nFlag = LLD\_FLAG\_SYNC\_OP | LLD\_FLAG\_ECC\_ON;

# **RETURN VALUE**

| Return Value         | Description                           |
|----------------------|---------------------------------------|
| LLD_SUCCESS          | Write Success                         |
| LLD_WRITE_ERROR      | Write Failure                         |
| LLD_WR_PROTECT_ERROR | Write Operation at Locked Area        |
| LLD_ILLEGAL_ACCESS   | Illegal Write Operation               |
| DCOP-related code    | Result code of the previous operation |

## REMARKS



This function is a mandatory flash operation function.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

The parameters nPsn and nNumOfScts write data as a unit of a sector. For more information about the byte alignment, refer to 7.5 Byte Alignment Restrictions.

The detail description of pInfoList is as follows

```
pInfoList[0] [IN] : physical even block number in super block
pInfoList[1] [IN] : physical odd block number in super block
pInfoList[2] [OUT]: index of SGL that is used in last operation
pInfoList[3] [OUT] : nSectors of SGLEntry that should be written
pInfoList[4] [OUT]: index of block that is used in last opertaion
```

SGL data structure is declared in XsrTypes.h.

☐ **SGL** data structure

```
typedef struct
   UINT8
                 nElements;
   UINT32
                 nTotalScts;
   SGLEntry
                 stSGLEntry[XSR_MAX_SGL_ENTRIES];
  SGL;
```

SGLEntry data structure is declared in XsrTypes.h.

☐ **SGLEntry** data structure

```
typedef struct
   UINT8* pBuf;
                    /* Buffer for data
   UINT32 nVsn;
                    /* Virtual sector number */
   UINT16 nSectors;
             /* Number of sectors this entry represents
 SGLEntry;
```

SGL is abbreviation for Scatter Gather List. To write whole requested data which exists in several different buffers within one function call, we use SGL.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr;
```



```
UINT32
          nDev = 0;
        nVol = 0;
UINT32
          nVSN = 0;
UINT32
          stSGL;
          aMBuf[LLD_MAIN_SIZE * nNumOfScts];
UINT8
UINT8    aSBuf[LLD_SPARE_SIZE * nNumOfScts];
UINT32    nFlag = LLD_FLAG_ECC_ON | LLD_FLAG_SYNC_OP;
LowFuncTbl stLFT[MAX_VOL];
UINT32
        aInfoList[5];
PAM_RegLFT((VOID *)stLFT);
stSGL.stSGLEntry[0].pBuf = aMBuf;
stSGL.stSGLEntry[0].nSectors = nNumOfScts;
stSGL.stSGLEntry[0].nVsn = nVSN;
stSGL.nElements = 1;
stSGL.nTotalScts = nNumOfScts;
aInfoList[0] = 0; aInfoList[1] = 1;
nErr = stLFT[nVol].TwoPlaneWrite(nDev, &stSGL, aSBuf, nFlag,
                                  aInfoList);
if (nErr != LLD_SUCCESS)
   printf("XXX_Write() fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```

# **SEE ALSO**

XXX\_Read, XXX\_Write, XXX\_Erase, XXX\_Copy, XXX\_TwoPlaneRead, XXX\_MErase, XXX\_EraseVerify



# XXX MErase

#### DESCRIPTION

This function erases blocks of NAND flash memory. XXX\_MErase, unlikely XXX\_Erase, erases multiple blocks simultaneously. When a device supports multi-block erase operation, XXX MErase can be used.

#### **SYNTAX**

XXX MErase(UINT32 nDev, LLDMEArg \*pstMEArg, UINT32 nFlag)

#### **PARAMETERS**

| Parameter | Type     | In/Out | Description                        |
|-----------|----------|--------|------------------------------------|
| nDev      | UINT32   | In     | Physical Device Number (0 ~ 7)     |
| pstMEArg  | LLDMEArg | In     | Pointer to LLDMEArg data structure |
| nFlag     | UINT32   | In     | Operation options (Sync/Async)     |

nFlag has the the operation options as follows.

| Flag              | Value    | Description            |
|-------------------|----------|------------------------|
| LLD_FLAG_ASYNC_OP | (1 << 0) | Asynchronous Operation |
| LLD_FLAG_SYNC_OP  | (0 << 0) | Synchronous Operation  |

#### **RETURN VALUE**

| Return Value       | Description                           |
|--------------------|---------------------------------------|
| LLD_SUCCESS        | Erase Success                         |
| LLD_ILLEGAL_ACCESS | Illigal Erase Operation               |
| DCOP-related code  | Result code of the previous operation |

#### REMARKS

This function is a mandatory flash operation function.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

In order to support asynchronous mode, codes which execute next steps must be added. First, check the value of a flag. And then, clear an interrupt. Finally, enable the interrupt. For more information about the interrupt, refer to Chapter 7.2 Interrupt.

XXX\_MErase can be used by only devices which support multi-block erase feature. Multi-block erase operation erases multiple blocks simultaneously. The unit of erase operation is 16 blocks at maximum. After XXX\_MErase, the blocks must be verified by XXX\_EraseVerify.

XXX MErase must have information about blocks to be erased. **LLDMEArg** data structure and LLDMEList data structure that are required for additional information are as follows



**LLDMEArg** data structure is declared in LLD.h.

☐ **LLDMEArg** data structure

```
typedef struct {
   LLDMEList *pstMEList; /* Pointer to LLDMEList
            nNumOfMList; /* Number of Entries of LLDMEList */
   UINT16
             nBitMapErr; /* Error Bitmap Position of MEList */
   UINT16
   BOOL32
             bFlag;
                          /* Valid Flag
 LLDMEArg;
```

Table 5-3 describes LLDMEArg data structure.

Table 5-3. LLDMEArg data structure in LLD.h

| Member Varilable | Description                                                                       |
|------------------|-----------------------------------------------------------------------------------|
| pstMEList        | Pointer to LLDMEList data structure                                               |
| nNumOfMList      | Number of blocks to be erased simultaneously. The maximum number of blocks is 16. |
| nBitMapErr       | Each bit indicates whether error occurs or not for each block                     |
| bFlag            | Valid flag for a block list in LLDMEList                                          |

**LLDMEList** data structure is also declared in LLD.h.

☐ **LLDMEList** data structure

```
typedef struct {
   UINT16 nMEListSbn; /* MEList Semi-physical Block Number */
   UINT16 nMEListPbn; /* MEList Physical Block Number
} LLDMEList;
```

Table 5-4 describes LLDMEList data structure.

Table 5-4. LLDMEList data structure in LLD.h

| Member Varilable | Description                                         |
|------------------|-----------------------------------------------------|
| nMEListSbn       | Semi-physical block number of a block in block list |
| nMEListPbn       | Physical block number of a block in block list      |

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h>
                 /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr;
   UINT32
             nDev = 0;
```



```
nVol = 0;
UINT32
         nPbn = 13;
UINT16
         nSbn = 13;
UINT16
         nNum = 0;
UINT16
UINT16
         nNumOfPbn = 1;
UINT32
         nFlag = LLD_FLAG_ASYNC_OP;
LowFuncTbl stLFT[MAX_VOL];
LLDMEArg *pstLLDMEArg[XSR_MAX_DEV];
LLDMEList *pstLLDMEList;
pstLLDMEArg[nDev]->nBitMapErr = (UINT16)0x0;
pstLLDMEArg[nDev]->nNumOfMList = nNumOfPbn;
pstLLDMEArg[nDev]->bFlag
                            = TRUE32;
pstLLDMEList = pstLLDMEArg[nDev]->pstMEList;
pstLLDMEList[nNum].nMEListSbn = nSbn;
pstLLDMEList[nNum].nMEListPbn = nPbn;
PAM_RegLFT((VOID *)stLFT);
nErr = stLFT[nVol].MErase(nDev, pstLLDMEArg[nDev], nFlag)
if (nErr != LLD_SUCCESS)
   printf("XXX_MErase()fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```

# **SEE ALSO**

XXX\_Read, XXX\_Write, XXX\_Erase, XXX\_Copy, XXX\_TwoPlaneRead, XXX\_TwoPlaneWrite, XXX\_EraseVerify



# XXX EraseVerify

#### DESCRIPTION

This function verifies an erase operation whether it checks blocks are properly erased. Mainly this function is used with XXX MErase function.

#### **SYNTAX**

INT32 XXX EraseVerify(UINT32 nDev, LLDMEArg \*pstMEArg, UINT32 nFlag)

#### **PARAMETERS**

| Parameter | Туре     | In/Out | Description                        |
|-----------|----------|--------|------------------------------------|
| nDev      | UINT32   | In     | Physical Device Number (0 ~ 7)     |
| pstMEArg  | LLDMEArg | In     | Pointer to LLDMEArg data structure |
| nFlag     | UINT32   | In     | Operation options (Sync/Async)     |

nFlag has the the operation options as follows.

| Flag              | Value    | Description            |
|-------------------|----------|------------------------|
| LLD_FLAG_ASYNC_OP | (1 << 0) | Asynchronous Operation |
| LLD_FLAG_SYNC_OP  | (0 << 0) | Synchronous Operation  |

#### **RETURN VALUE**

| Return Value    | Description   |  |
|-----------------|---------------|--|
| LLD_SUCCESS     | Erase Success |  |
| LLD_ERASE_ERROR | Erase Failure |  |

#### REMARKS

This function is a mandatory flash operation function.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

After erase operation, XXX\_EraseVerify checks all blocks in LLDMEList of LLDMEArg. If blocks that is not erased properly are detected, XXX\_EraseVerify returns erase error. XXX\_MErase requires XXX\_EraseVerify becasuse XXX\_MErase does not support the functionality to verify erase errors. XXX\_EraseVerify only can be used when a device supports erase verify functionality. For more information about LLDMEList and LLDMEArg data structure, refer to the API page of XXX MErase.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h>
                  /* Header File of Low Level Device Driver */
```



```
BOOL32 Example(VOID)
   INT32
            nDev = 0;
   UINT32
           nVol = 0;
   UINT32
            nPbn = 13;
   UINT16
            nSbn = 13;
   UINT16
           nNum = 0;
   UINT16
            nNumOfPbn = 1;
   UINT16
   UINT32
          nFlag = LLD_FLAG_ASYNC_OP;
   LowFuncTbl stLFT[MAX_VOL];
   LLDMEArg *pstLLDMEArg[XSR_MAX_DEV];
   LLDMEList *pstLLDMEList;
   pstLLDMEArg[nDev]->nBitMapErr = (UINT16)0x0;
   pstLLDMEArg[nDev]->nNumOfMList = nNumOfPbn;
   pstLLDMEArg[nDev]->bFlag
                            = TRUE32;
   pstLLDMEList = pstLLDMEArg[nDev]->pstMEList;
   pstLLDMEList[nNum].nMEListSbn = nSbn;
   pstLLDMEList[nNum].nMEListPbn = nPbn;
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nDev].EraseVerify(nDev, pstLLDMEArg[nDev],
                                                    nFlaq)
   if (nErr != LLD_SUCCESS)
      printf("XXX_EraseVerify()fail. ErrCode = %x\n", nErr);
      return (FALSE32);
   return (TRUE32);
```

# **SEE ALSO**

XXX\_Read, XXX\_Write, XXX\_Erase, XXX\_Copy, XXX\_TwoPlaneRead, XXX\_TwoPlaneWrite, XXX\_MErase



# XXX LoadWrite

# DESCRIPTION

This function reads and writes less than single page using internal DataRAM if possible.

# **SYNTAX**

INT32 XXX\_LoadWrite(UINT32 nDev, UINT32 nSrcVsn, SGL \*pDstSGL, UINT8 \*pSBuf, UINT32 nFlag, UINT32 \*pPbnList, UINT32 \*pInfoList)

# **PARAMETERS**

| Parameter | Type     | In/Out | Description                                       |
|-----------|----------|--------|---------------------------------------------------|
| nDev      | UINT32   | In     | Physical Device Number (0 ~ 7)                    |
| nSrcVsn   | UINT32   | In     | CPSGL structure for main area to be read          |
| pDstSGL   | SGL *    | In     | Sector number to be written                       |
| pSBuf     | UINT8 *  | In     | Random-in data                                    |
| nFlag     | UINT32   | In     | Operation options (ECC on/off,                    |
|           |          |        | Sync/Async)                                       |
| pPbnList  | UINT32 * | In     | A list of the physical block number to be         |
|           |          |        | read                                              |
| pInfoList | UINT32 * | In     | A list of the physical block number to be written |

nFlag has the operaion options as follows.

| Flag              | Value    | Description                          |
|-------------------|----------|--------------------------------------|
| LLD_FLAG_ASYNC_OP | (1 << 0) | Asynchronous Operation               |
| LLD_FLAG_SYNC_OP  | (0 << 0) | Synchronous Operation                |
| LLD_FLAG_ECC_ON   | (1 << 1) | ECC on (Read Operation with ECC)     |
| LLD_FLAG_ECC_OFF  | (0 << 1) | ECC off (Read Operation without ECC) |

Flag value is divided into Sync/Async Operation flag and ECC on/off flag. These two flags can be merged as follows.

nFlag = LLD\_FLAG\_SYNC\_OP | LLD\_FLAG\_ECC\_ON;

# RETURN VALUE

| Return Value          | Description                                |
|-----------------------|--------------------------------------------|
| LLD_SUCCESS           | LoadWrite Success                          |
| LLD_READ_ ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) |
| result code           |                                            |
| LLD_WRITE_ERROR       | Write Operation Error                      |
| LLD_ILLEGAL_ACCESS    | Illegal LoadWrite Operaion                 |
| DCOP-related code     | Result code of the previous operation      |

# REMARKS

This function is mandatory.



DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

```
pPbnList[0]: even block number within a super block
pPbnList[1]: odd block number within a super block
pInfoList[0]: even block number within a super block
pInfoList[1]: odd block number within a super block
```

#### ☐ **SGL** data structure

```
typedef struct
   UINT8
                 nElements;
                 nTotalScts;
   UINT32
                stSGLEntry[XSR_MAX_CPSGL_ENTRIES];
   SGLEntry
  SGL;
```

Table 5-5 describes SGL data structure.

Table 5-5. SGL data structure in XsrTypes.h

| Member Varilable | Description                                           |
|------------------|-------------------------------------------------------|
| nElements        | The total number of SGL entries                       |
| nTotalScts       | The totoal number of sectors in the whole SGL entries |
| stSGLEntry       | The array of SGL entries                              |

#### ☐ **SGLEntry** data structure

```
typedef struct
   *8TMIU
                  pBuf;
   UINT32
                  nVsn;
   UINT16
                  nSectors;
  SGLEntry;
```

Table 5-6 describes SGLEntry data structure.

Table 5-6. SGLEntry data structure in XsrTypes.h

| Member Varilable | Description                    |
|------------------|--------------------------------|
| pBuf             | The pointer to the data buffer |
| nVsn             | Virtual sector number          |
| nSectors         | The number of sectors          |

#### **EXAMPLE**

```
XXX_Read, XXX_Write, XXX_Erase, XXX_TwoPlaneRead,
XXX_TwoPlaneWrite, XXX_MErase, XXX_EraseVerify
```



# XXX\_Copy

# DESCRIPTION

This function copies data by using internal buffer in the device.

# **SYNTAX**

INT32 XXX\_Copy(UINT32 nDev, CPSGL \*pstCPSGL, UINT32 nDstVsn, UINT16 nRndInOffset, UINT32 nFlag, UINT32 \*pPbnList, UINT32 \*pInfoList)

# **PARAMETERS**

| Parameter    | Type     | In/Out | Description                               |
|--------------|----------|--------|-------------------------------------------|
| nDev         | UINT32   | In     | Physical Device Number (0 ~ 7)            |
| pstCpArg     | CPSGL    | In     | CPSGL structure for main area to be read  |
| nDstVsn      | UINT32   | In     | Sector number to be written               |
| nRndInOffset | UINT16   | In     | Random-in data                            |
| nFlag        | UINT32   | In     | Operation options (ECC on/off,            |
|              |          |        | Sync/Async)                               |
| pPbnList     | UINT32 * | In     | A list of the physical block number to be |
|              |          |        | read                                      |
| pInfoList    | UINT32 * | In     | A list of the physical block number to be |
|              |          |        | written                                   |

nFlag has the operaion options as follows.

| Flag              | Value    | Description                          |
|-------------------|----------|--------------------------------------|
| LLD_FLAG_ASYNC_OP | (1 << 0) | Asynchronous Operation               |
| LLD_FLAG_SYNC_OP  | (0 << 0) | Synchronous Operation                |
| LLD_FLAG_ECC_ON   | (1 << 1) | ECC on (Read Operation with ECC)     |
| LLD_FLAG_ECC_OFF  | (0 << 1) | ECC off (Read Operation without ECC) |

Flag value is divided into Sync/Async Operation flag and ECC on/off flag. These two flags can be merged as follows.

nFlag = LLD\_FLAG\_SYNC\_OP | LLD\_FLAG\_ECC\_ON;

#### **RETURN VALUE**

| Return Value          | Description                                |
|-----------------------|--------------------------------------------|
| LLD_SUCCESS           | Copyback Success                           |
| LLD_READ_ ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) |
| result code           |                                            |
| LLD_WRITE_ERROR       | Write Operation Error                      |
| LLD_ILLEGAL_ACCESS    | Illegal Copyback Operaion                  |

# **REMARKS**

This function is mandatory.

Examples in this document do not implement the interrupt, because this Copy example is



implemented by calling Read and Write functions directly. If implementation of Copy does not call Read and Write functions directly, codes which execute next steps must be added to support asynchoronous mode. First, check the value of a flag. And then, clear an interrupt. Finally, enable the interrupt.

Copy means the operation method to copy pages using the internal buffer in a NAND device. This copyback method improves the performance by cutting the transfer time and operation procedure, because this method does not use the external memory. When copying a page using the copyback method, a part of data can be brought the outside device; this is called Random-in.

CPSGL and CpSGLEntry data structures are declared in XsrTypes.h.

☐ CPSGL data structure

```
typedef struct
   UINT8
                 nElements;
   UINT32
                 nTotalScts;
   CPSGLEntry
                  stSGLEntry[XSR MAX CPSGL ENTRIES];
 CPSGL;
```

Table 5-7 describes CPSGL data structure.

Table 5-7 CPSGL data structure in XsrTypes.h

| Member Varilable | Description                                           |
|------------------|-------------------------------------------------------|
| nElements        | The total number of SGL entries                       |
| nTotalScts       | The totoal number of sectors in the whole SGL entries |
| stSGLEntry       | The array of SGL entries                              |

☐ CPSGLEntry data structure

```
typedef struct
   UINT32
                  nVsn;
   UINT16
                  nSectors;
 CPSGLEntry;
```

Table 5-8 describes SGLEntry data structure.

Table 5-8. SGLEntry data structure in XsrTypes.h

| Member Varilable | Description           |
|------------------|-----------------------|
| nVsn             | Virtual sector number |
| nSectors         | The number of sectors |

#### **EXAMPLE**

```
XXX_Read, XXX_Write, XXX_Erase, XXX_TwoPlaneRead,
XXX_TwoPlaneWrite, XXX_MErase, XXX_EraseVerify
```



# XXX ChkInitBadBlk

# DESCRIPTION

This function checks whether a block is an initial bad block or not.

# **SYNTAX**

```
INT32
XXX_ChkInitBadBlk(UINT32 nDev, UINT32 nPbn)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                    |
|-----------|--------|--------|--------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7) |
| nPbn      | UINT32 | In     | Physical Block Number          |

#### **RETURN VALUE**

| Return Value       | Description                           |  |
|--------------------|---------------------------------------|--|
| LLD_SUCCESS        | Bad Block Check Success               |  |
| LLD_INIT_GOODBLOCK | In a Good Block (Not a Bad Block)     |  |
| LLD_INIT_BADBLOCK  | In an Initial Bad Block               |  |
| LLD_ILLEGAL_ACCESS | Illegal Operation                     |  |
| DCOP-related code  | Result code of the previous operation |  |

#### REMARKS

This function is mandatory.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

If the value of the bad mark position in the first or second page of a block is not 0xff(a normal statement), the block is the initial bad block.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
            nErr;
   UINT32
           nDev = 0;
   UINT32 nVol = 0;
   UINT32
            nPbn = 0;
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
```



```
nErr = stLFT[nVol].ChkInitBadBlk(nDev, nPbn);
if (nErr != LLD_SUCCESS)
   printf("XXX_ChkInitBadBlk()fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```



# XXX SetRWArea

#### DESCRIPTION

This function is called when NAND device provides write/erase protection functionality in hardware.

#### **SYNTAX**

```
INT32
XXX_SetRWArea(UINT32 nDev, UINT32 n1stUB, UINT32 nNumOfUBs)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                             |
|-----------|--------|--------|-----------------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7)          |
| n1stUB    | UINT32 | In     | Start block index of unlocked area      |
| nNumOfUBs | UINT32 | In     | Total number of blocks of unlocked area |
|           |        |        | nNumOfUBs = 0, the device is locked.    |

#### RETURN VALUE

| Return Value       | Description                |
|--------------------|----------------------------|
| LLD_SUCCESS        | Unlock Aea Setting Success |
| LLD_ILLEGAL_ACCESS | Illegal Setting            |

#### REMARKS

This function is optional.

If the hardware does not provide write/erase protection functionality in hardware, a user does not need to implement this function.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
            nErr;
           nDev
                      = 0;
   UINT32
                      = 0;
   UINT32 nVol
          n1stUB
                      = 0;
   UINT32
            nNumOfUBs = 1024;
   UINT32
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].SetRWArea(nDev, n1stUB, nNumOfUBs);
```



```
if (nErr != LLD_SUCCESS)
   printf("XXX_ SetRWArea()fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```



# XXX SetLockArea

#### **DESCRIPTION**

This function is called to lock the given blocks when NAND device provides write/erase protection functionality in hardware.

#### **SYNTAX**

```
INT32
XXX_SetLockArea(UINT32 nDev, UINT32 n1stLB, UINT32 nNumOfLBs)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                           |
|-----------|--------|--------|---------------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7)        |
| nlstUB    | UINT32 | In     | Start block index of locked area      |
| nNumOfUBs | UINT32 | In     | Total number of blocks of locked area |

#### **RETURN VALUE**

| Return Value       | Description                           |
|--------------------|---------------------------------------|
| LLD_SUCCESS        | Unlock Aea Setting Success            |
| LLD_ILLEGAL_ACCESS | Illegal Setting                       |
| DCOP-related code  | Result code of the previous operation |

#### REMARKS

This function is optional.

If the hardware does not provide write/erase protection functionality in hardware, a user does not need to implement this function.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h>
                 /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr;
                       = 0;
   UINT32
            nDev
   UINT32
            nVol
                       = 0;
   UINT32
            nlstUB
                       = 0;
            nNumOfUBs = 1024;
   UINT32
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].SetLockArea(nDev, n1stUB, nNumOfUBs);
```



```
if (nErr != LLD_SUCCESS)
   printf("XXX_ SetLockArea()fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```



# XXX\_SetLockTightenArea

#### **DESCRIPTION**

This function is called to lock-tighten the given block when NAND device provides write/erase protection functionality in hardware.

#### **SYNTAX**

```
INT32
XXX_SetLockTightenArea(UINT32 nDev, UINT32 n1stLB, UINT32
nNumOfLBs)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                         |
|-----------|--------|--------|-------------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7)      |
| n1stLB    | UINT32 | In     | Start block index of the area       |
| nNumOfLBs | UINT32 | In     | Total number of blocks of the area. |

#### **RETURN VALUE**

| Return Value       | Description                           |
|--------------------|---------------------------------------|
| LLD_SUCCESS        | Unlock Aea Setting Success            |
| LLD_ILLEGAL_ACCESS | Illegal Setting                       |
| DCOP-related code  | Result code of the previous operation |

#### REMARKS

This function is optional.

If the hardware does not provide write/erase protection functionality in hardware, a user does not need to implement this function.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr;
   UINT32
            nDev
                       = 0;
   UINT32
            nVol
                       = 0;
           n1stUB
   UINT32
   UINT32
            nNumOfUBs = 1024;
   LowFuncTbl stLFT[MAX_VOL];
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].SetLockTightenArea(nDev, n1stUB,
```



```
nNumOfUBs);
  if (nErr != LLD_SUCCESS)
    return (FALSE32);
  return (TRUE32);
}
```



# XXX IOCtl

#### **DESCRIPTION**

This function is called to extend LLD functionality.

#### **SYNTAX**

```
INT32
XXX_IOCtl(UINT32 nDev, UINT32 nCode, UINT8 *pBufl,
         UINT32 nLenI, UINT8 *pBufO, UINT32 nLenO,
          UINT32 *pByteRet)
```

#### **PARAMETERS**

| Parameter | Type     | In/Out | Description                            |
|-----------|----------|--------|----------------------------------------|
| nDev      | UINT32   | In     | Physical Device Number (0 ~ 7)         |
| nCode     | UINT32   | In     | IO Control Command                     |
| pBufI     | UINT8 *  | In     | Input Buffer pointer                   |
| nLenI     | UINT32   | In     | Length of Input Buffer                 |
| pBuf0     | UINT8 *  | Out    | Output Buffer pointer                  |
| nLen0     | UINT32   | In     | Length of Output Buffer                |
| pByteRet  | UINT32 * | Out    | The number of bytes (length) of Output |
|           |          |        | Buffer as the result of function call  |

#### RETURN VALUE

| Return Value        | Description              |
|---------------------|--------------------------|
| LLD_SUCCESS         | Success                  |
| LLD_IOC_NOT_SUPPORT | In not-supported command |

#### REMARKS

This function is optional.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

The following list is IO control code command.

- LLD\_IOC\_GET\_BLOCK\_STAT
- LLD\_IOC\_RESET\_NAND\_DEV
- LLD\_IOC\_PRINT\_REG\_STAT

The following explains the description, parameters, and return value of each IO control code.

LLD\_IOC\_GET\_BLOCK\_STAT



#### 1. Description

If NAND flash memory supports the lock scheme, this command code gets the current lock statement. The current lock statement is saved at pBufO.

If NAND flash memory does not support the lock scheme, the current lock statement is LLD\_IOC\_SECURE\_US.

#### 2. Parameter

| Parameter | Description                                  |
|-----------|----------------------------------------------|
| nDev      | Physical Device Number (0 ~ 7)               |
| nCode     | LLD_IOC_GET_BLOCK_STAT                       |
| pBufI     | Not used                                     |
| nLenI     | Not used                                     |
| pBuf0     | Buffer to store return value                 |
| nLen0     | Length of pBufO                              |
| pByteRet  | This value is set as output buffer length in |
|           | XXX_IOCtl.                                   |

#### 3. Return Value

| Return Value       | Description                                       |
|--------------------|---------------------------------------------------|
| LLD_SUCCESS        | Get the current lock statement                    |
| LLD_ILLEGAL_ACCESS | The value of pBufO or nLenO parameter is abnormal |

#### 4. Remark

There are three values of the lock statement. The lock statement is declared in LLD.h. The following describes each lock statement.

LLD\_IOC\_SECURE\_LT is that the locked block of NAND flash memory is lock-tightened.

The block cannot be changed to unlocked or locked by software.

LLD\_IOC\_SECURE\_LS is that all block of NAND flash memory is locked.

All block can be read and cannot be written or erased.

**LLD\_IOC\_SECURE\_US** is that the sequential block of NAND flash memory is unlocked. The unlocked sequential block can be read/written/erased.

The locked block keeps the locked statement, so it cannot be read/written/erased.

#### 1. Description

This control command resets NAND flash memory.

#### 2. Parameter



| Parameter | Description                          |
|-----------|--------------------------------------|
| nDev      | Physical Device Number (0 ~ 7)       |
| nCode     | LLD_IOC_RESET_NAND_DEV               |
| pBufI     | Not used                             |
| nLenI     | Not used                             |
| pBuf0     | Not used                             |
| nLen0     | Not used                             |
| pByteRet  | This value is set as 0 in XXX_IOCtl. |

#### 3. Return Value

| Return Value | Description             |
|--------------|-------------------------|
| LLD_SUCCESS  | Reset NAND flash memory |

# 1. Description

This control command prints all the value of NAND registers.

#### 2. Parameter

| Parameter | Description             |
|-----------|-------------------------|
| pByteRet  | This value is always 0. |

#### 3. Return Value

| Return Value | Description                            |
|--------------|----------------------------------------|
| LLD_SUCCESS  | All the value of registers are printed |

**EXAMPLE** 



# XXX\_GetPrevOpData

#### DESCRIPTION

This function copies data of previous write operation to the given buffer. This function is called to rewrite the block in the error case of the previous write operation.

#### **SYNTAX**

```
INT32
XXX_GetPrevOpData(UINT32 nDev, UINT8 *pMBuf, UINT8 *pSBuf, UINT8
nBufInfo)
```

#### **PARAMETERS**

| Parameter | Type    | In/Out | Description                           |
|-----------|---------|--------|---------------------------------------|
| nDev      | UINT32  | In     | Physical Device Number (0 ~ 7)        |
| pMBuf     | WINT8 * | Out    | Memory buffer for main array of NAND  |
|           |         |        | flash memory                          |
| pSBuf     | UINT8 * | Out    | Memory buffer for spare array of NAND |
|           |         |        | flash memory                          |
| nBufInfo  | UINT8   | In     | Memory buffer information (DataRAM0,  |
|           |         |        | DataRAM1, CurrentDataRAM)             |

#### RETURN VALUE

| Return Value       | Description    |
|--------------------|----------------|
| LLD_SUCCESS        | Copy Success   |
| LLD_ILLEGAL_ACCESS | Illegal access |

#### REMARKS

This function is an optional Deferred Check Operation function.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr;
   UINT32
            nDev = 0;
   UINT32 nVol = 0;
          aMBuf[LLD_MAIN_SIZE];
aSBuf[LLD_SPARE_SIZE];
   UINT8
   BTMIU
   LowFuncTbl stLFT[MAX_VOL];
```



```
PAM_RegLFT((VOID *)stLFT);
nErr = stLFT[nVol].GetPrevOpData(nDev, aMBuf, aSBuf);
if (nErr != LLD_SUCCESS)
   printf("XXX_GetPrevOpData()fail. ErrCode = %x\n", nErr);
   return (FLASE32);
return (TRUE32);
```

XXX\_FlushOp



# XXX FlushOp

#### **DESCRIPTION**

This function completes the current working operation.

#### **SYNTAX**

```
INT32
XXX_FlushOp(UINT32 nDev)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                    |
|-----------|--------|--------|--------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7) |

#### RETURN VALUE

| Return Value         | Description                                     |
|----------------------|-------------------------------------------------|
| LLD_SUCCESS          | Success                                         |
| LLD_ILLEGAL_ACCESS   | Illegal Access                                  |
| LLD_WRITE_ERROR      | If previous write error happens                 |
| LLD_PREV_OP_RESULT   |                                                 |
| LLD_TWOPLANE_WRITE_E | If previous two plane write error happens       |
| RROR                 |                                                 |
| LLD_PREV_OP_RESULT   |                                                 |
| LLD_TWOPLANE_CACHEWR | If previous two plane cache write error happens |
| ITE_ERROR            |                                                 |
| LLD_PREV_OP_RESULT   |                                                 |
| LLD_ERASE_ERROR      | If previous erase fails                         |
| LLD_PREV_OP_RESULT   |                                                 |
| LLD_MERASE_ERROR     | If previous merase fails                        |
| LLD_PREV_OP_RESULT   |                                                 |

#### REMARKS

This function is an optional Deferred Check Operation function.

If the previous two plane write fails, the return value may contain the following sub error codes according to the the error- occurred page.

- LLD\_TWOPLANE\_WRITE\_CURR\_EVENBLK
- LLD TWOPLANE WRITE CURR ODDBLK
- LLD\_TWOPLANE\_WRITE\_PREV\_EVENBLK
- LLD\_TWOPLANE\_WRITE\_PREV\_ODDBLK

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
```



```
INT32     nErr;
UINT32     nDev = 0;
UINT32     nVol = 0;
LowFuncTbl stLFT[MAX_VOL];
PAM_RegLFT((VOID *)stLFT);
nErr = stLFT[nVol].FlushOp(nDev);
if (nErr != LLD_SUCCESS)
    printf("XXX_ FlushOp()fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```

XXX\_GetPrevOpData



# XXX OTPRead

#### DESCRIPTION

This function reads OTP data from NAND flash OTP block when NAND device provides OTP operation in hardware.

#### **SYNTAX**

INT32 XXX\_OTPRead(UINT32 nDev, UINT32 nPsn, UINT32 nScts, UINT8 \*pMBuf, UINT8 \*pSBuf, UINT32 nFlag)

#### **PARAMETERS**

| Parameter | Type    | In/Out | Description                                        |
|-----------|---------|--------|----------------------------------------------------|
| nDev      | UINT32  | In     | Physical Device Number (0 ~ 7)                     |
| nPsn      | UINT32  | In     | The sector index to be read                        |
| nScts     | UINT32  | In     | The number of sectors                              |
| pMBuf     | UINT8 * | Out    | Memory buffer for main array of NAND flash memory  |
| pSBuf     | UINT8 * | Out    | Memory buffer for spare array of NAND flash memory |
| nFlag     | UINT32  | In     | Operation options such as ECC ON/OFF               |

#### **RETURN VALUE**

| Return Value         | Description                                            |
|----------------------|--------------------------------------------------------|
| LLD_SUCCESS          | Success                                                |
| LLD_ILLEGAL_ACCESS   | Illegal Access                                         |
| LLD_READ_ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) This return |
| result code          | value is available only in case of using Hardware ECC  |
| DCOP-related code    | Result code of the previous operation                  |

#### **REMARKS**

This function is optional.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
            nErr;
          nDev = 0;
   UINT32
   UINT32 nVol = 0;
   UINT32 nPSN = 0;
   UINT32
            nNumOfScts = 1;
```



```
UINT8
          aMBuf[LLD_MAIN_SIZE];
          aSBuf[LLD_SPARE_SIZE];
UINT8
UINT3 aSBUI[LLD_SPARE_SIZE];
UINT32 nFlag = LLD_FLAG_ECC_ON;
LowFuncTbl stLFT[MAX_VOL];
PAM_RegLFT((VOID *)stLFT);
nErr = stLFT[nVol].OTPRead(nDev, nPSN, nNumOfScts, aMBuf,
                           aSBuf, nFlag);
if (nErr != LLD_SUCCESS)
   printf("XXX_OTPRead() fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```

XXX\_OTPWrite, XXX\_OTPLock, XXX\_GetOTPLockInfo



# **XXX OTPWrite**

#### **DESCRIPTION**

This function writes OTP data into NAND flash OTP block when NAND device provides OTP operation in handware.

#### **SYNTAX**

INT32 XXX\_OTPWrite(UINT32nDev, UINT32nPsn, UINT32nScts, UINT8\*pMBuf, UINT8 \*pSBuf, UINT32 nFlag)

#### **PARAMETERS**

| Parameter | Type    | In/Out | Description                                        |
|-----------|---------|--------|----------------------------------------------------|
| nDev      | UINT32  | In     | Physical Device Number (0 ~ 7)                     |
| nPsn      | UINT32  | In     | The sector index to be read                        |
| nScts     | UINT32  | In     | The number of sectors                              |
| pMBuf     | UINT8 * | Out    | Memory buffer for main array of NAND flash memory  |
| pSBuf     | UINT8 * | Out    | Memory buffer for spare array of NAND flash memory |
| nFlag     | UINT32  | In     | Operation options such as ECC ON/OFF               |

#### **RETURN VALUE**

| Return Value         | Description                                            |
|----------------------|--------------------------------------------------------|
| LLD_SUCCESS          | Success                                                |
| LLD_ILLEGAL_ACCESS   | Illegal Access                                         |
| LLD_READ_ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) This return |
| result code          | value is available only in case of using Hardware ECC  |
| DCOP-related code    | Result code of the previous operation                  |

#### REMARKS

This function is optional.

OTP block page  $0 \sim 9$  or 49 (A-die) are for user data. OTP block page 10 or 50~63 are reserved as a manufacturer's area

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   INT32
             nErr;
             nDev = 0;
   UINT32
```



```
nVol = 0;

nVSN = 0;
UINT32
UINT32
UINT32
         nNumOfScts = 4;
         aMBuf[LLD_MAIN_SIZE * 4];
UINT8
         aSBuf[LLD_SPARE_SIZE * 4];
UINT8
       nFlag = LLD_FLAG_ASYNC_OP | LLD_FLAG_ECC_ON;
UINT32
LowFuncTbl stLFT[MAX_VOL];
PAM_RegLFT((VOID *)stLFT);
nErr = stLFT[nVol].OTPWrite(nDev, nVSN, nNumOfScts, aMBuf,
                          aSBuf, nFlag);
if (nErr != LLD_SUCCESS)
   printf("XXX_OTPWrite() fail. ErrCode = %x\n", nErr);
   return (FALSE32);
return (TRUE32);
```

XXX\_OTPWrite, XXX\_OTPLock, XXX\_GetOTPLockInfo



# XXX\_OTPLock

#### DESCRIPTION

This function locks NAND flash OTP block when NAND device provides OTP operation in hardware.

#### **SYNTAX**

```
INT32
XXX_OTPLock(UINT32 nDev, UINT32 nLockFlag)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                    |
|-----------|--------|--------|--------------------------------|
| nDev      | UINT32 | In     | Physical Device Number (0 ~ 7) |
| nLockFlag | UINT32 | In     | specifies OTP lock target      |

#### **RETURN VALUE**

| Return Value         | Description                                            |
|----------------------|--------------------------------------------------------|
| LLD_SUCCESS          | Success                                                |
| LLD_ILLEGAL_ACCESS   | Illegal Access                                         |
| LLD_READ_ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) This return |
| result code          | value is available only in case of using Hardware ECC  |
| DCOP-related code    | Result code of the previous operation                  |

#### **REMARKS**

This function is optional.

Cold reset is required to update OTP lock bit.

#### **EXAMPLE**

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   return (TRUE32);
```

#### **SEE ALSO**

XXX\_OTPWrite, XXX\_OTPLock, XXX\_GetOTPLockInfo



# XXX\_GetOTPLockInfo

#### DESCRIPTION

This function returns the lock status of OTP block when NAND device provides OTP operation in hardware.

#### **SYNTAX**

```
INT32
XXX_GeyOTPLockInfo(UINT32 nDev, UINT32 *pLockInfo)
```

#### **PARAMETERS**

| Parameter | Type    | In/Out | Description                               |
|-----------|---------|--------|-------------------------------------------|
| nDev      | UINT32  | In     | Physical Device Number (0 ~ 7)            |
| nLockInfo | UINT32* | Out    | A pointer to return variable for OTP lock |
|           |         |        | status                                    |

#### **RETURN VALUE**

| Return Value         | Description                                            |
|----------------------|--------------------------------------------------------|
| LLD_SUCCESS          | Success                                                |
| LLD_ILLEGAL_ACCESS   | Illegal Access                                         |
| LLD_READ_ERROR   ECC | Data Integrity Fault (1 or 2bit ECC error) This return |
| result code          | value is available only in case of using Hardware ECC  |
| DCOP-related code    | Result code of the previous operation                  |

#### REMARKS

This function is optional.

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   UINT32 nLockInfo;
   UINT32 nDev = 0;
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].GetOTPLockInfo(nDev, &nLockInfo);
   if (nErr != LLD_SUCCESS)
      printf("XXX_GetOTPLockInfo() fail.
              ErrCode = %x\n", nErr);
      return (FALSE32);
```



```
return (TRUE32);
```

XXX\_OTPWrite, XXX\_OTPLock, XXX\_GetOTPLockInfo



# XXX GetPlatformInfo

#### DESCRIPTION

This function returns the information of the platform.

#### **SYNTAX**

```
VOID
XXX_GetPlatformInfo(LLDPlatformInfo *pstLLDPlatformInfo)
```

#### **PARAMETERS**

| Parameter    | Type             | In/Out | Description                   |
|--------------|------------------|--------|-------------------------------|
| pstLLDPlatfo | LLDPlatformInfo* | In     | The structure of the platform |
| rmInfo       |                  |        | information                   |

#### **RETURN VALUE**

No return value

#### REMARKS

This function is optional.

**LLDPlatformInfo** data structures are declared in LLD.h.

#### ☐ LLDPlatformInfo data structure

```
typedef struct
   UINT32 nType;
   UINT32 nAddrOfCmdReg;
   UINT32 nAddrOfAdrReg;
   UINT32 nAddrOfReadIDReg;
   UINT32 nAddrOfStatusReg;
   UINT32 nCmdOfReadID;
   UINT32 nCmdOfReadPage;
   UINT32 nCmdOfReadStatus;
   UINT32 nMaskOfRnB;
} LLDPlatformInfo;
```

Table 5-9 describes LLDPlatformInfo data structure.

Table 5-9. LLDPlatformInfo data structure in LLD.h

| Member Varilable | Description                                               |
|------------------|-----------------------------------------------------------|
| nType            | NAND or Controller type                                   |
| nAddrOfCmdReg    | Address of command regiser of controller                  |
| nAddrOfAdrReg    | Address of address register of countroller                |
| nAddrOfReadIDReg | Address of register for reading NAND's ID from controller |
| nAddrOfStatusReg | Address of status register of controller                  |



| nCmdOfReadID     | Command of reading NAND's ID        |  |  |
|------------------|-------------------------------------|--|--|
| nCmdOfReadPage   | Command of read page                |  |  |
| nCmdOfReadStatus | Command of read status of NAND      |  |  |
| nMaskOfRnB       | Mask value for Ready or Busy status |  |  |

#### **EXAMPLE**

```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   LLDPlatformInfo stLLDPlatformInfo;
   PAM_RegLFT((VOID *)stLFT);
   nErr = stLFT[nVol].GetPlatformInfo(&stLLDPlatformInfo);
   if (nErr != LLD_SUCCESS)
      printf("XXX_GetPlatformInfo() fail.
              ErrCode = %x\n", nErr);
      return (FALSE32);
   return (TRUE32);
```



# XXX ReadAhead

#### DESCRIPTION

This function is used for reading Metadata. It should be used by STL and BML.

#### **SYNTAX**

VOID

XXX\_ReadAhead(UINT32 nDev, UINT32 nVsn, UINT32 nNumOfScts, UINT8\* pMBuf, UINT8\* pSBuf, UINT32 nFlag, UINT32 \*pPbnList, UINT32 nNextVsn, UINT32\* pNextPbnList)

#### **PARAMETERS**

| Parameter    | Type    | In/Out | Description                                              |
|--------------|---------|--------|----------------------------------------------------------|
| nDev         | UINT32  | In     | Physical Device Number                                   |
| nVsn         | UINT32  | In     | Virtual sector number for reading                        |
| nNumOfScts   | UINT32  | In     | Number of sectors for reading                            |
| pMBuf        | UINT8*  | Out    | Memory buffer for main array of NAND flash               |
| pSBuf        | UINT8*  | Out    | Memory buffer for spare array of NAND flash              |
| nFlag        | UINT32  | In     | Operation options such as LOAD_SAM or READ_AHEAD         |
| pPbnList     | UINT32* | In     | List of physical Block number on each plane              |
| nNextVsn     | UINT32  | In     | virtual sector number for next reading                   |
| pNextPbnList | UINT32* | In     | List of Physical Block number on each plane for nNextVsn |

#### **RETURN VALUE**

| Return Value      | Description                           |
|-------------------|---------------------------------------|
| LLD_SUCCESS       | Data read success                     |
| LLD_READ_ERROR    | In case of ECC Error Occur            |
| DCOP-related code | Result code of the previous operation |

#### **REMARKS**

This function is mandatory.

DCOP (Deferred Check Operation): a method optimizing the operation performance. The DCOP method is a procedure to terminate the function (write or erase) right after the command issue. Then it checks the result of the operation at next function call.

This function reads the sectors and loads the next sectors used for next operation.



```
#include <XSRTypes.h>
#include <PAM.h>
#include <LLD.h>
#include <XXX.h> /* Header File of Low Level Device Driver */
BOOL32 Example(VOID)
   UINT32 nDev=0, nVsn=0, nNumofScts=4, nNextVsn=512;
   UINT32 nFlag= READ_AHEAD;
   UINT8 pMBuf[512*4], pSBuf[16*4];
   UINT32 aPbnList[2]=\{0,1\}, aNextPbnList[2]=\{2,3\};
   nErr = XXX_ReadAhead(nDev, nVsn, nNumOfScts, pMBuf, pSBuf,
aPbnList, nNextVsn, aNextPbnList);
   if (nErr != LLD_SUCCESS)
      printf("XXX_ReadAhead() is fail.
              ErrCode = %x\n", nErr);
      return (FALSE32);
   return (TRUE32);
```



# **PAM (Platform Adaptation** Module)

This chapter describes the definition, system architecture, features, and APIs of PAM.

# 6.1. Description & Architecture

PAM is an abbreviation of Platform Adaptation Module. PAM links XSR with the platform. PAM is responsible for the platform-dependent part of XSR layer (STL, and BML). If the platform is changed, a user only changes PAM.

#### Reference

Generally, the platform is underlying the computer system on which application program can run. This document calls the platform is the board that consists of CPU, DRAM, NAND flash memory, etc.

For example, a layer of XSR wants to requests the volume and device information of NAND flash memory. The requested information is dependent on the platform. Each layer calls an adaptation module PAM to use the platform functionalities. Therefore, a user must implement PAM suitable for the platform when a user ports XSR.

Figure 6-1 shows PAM in XSR system architecture.





Figure 6-1. PAM in XSR System Architecture

PAM has 9 functions that are classified into 4 categories as follows.

- ☐ Initialization function : hardware initialization
- ☐ Device Configuration functions : LFT registration, and XSR and LLD information return
- ☐ Interrupt functions: interrupt initialization, interrupt bind, interrupt enable, interrupt disable, and interrupt clear
- ☐ **Memory Operation function :** memory copy

In the next chapter, PAM APIs are covered in detail.



# 6.2. API

This chapter describes PAM APIs.

#### Reference

All the PAM function has a prefix "PAM\_" on each function name.

Table 6-1 shows the lists of PAM APIs.

The right row in table shows that the function is M and atory or Optional or R ecommended. Optional functions should be existed, but contents of the functions does not need to be implemented.

Table 6-1. PAM API

| Function       | Description                                              |   |
|----------------|----------------------------------------------------------|---|
| PAM_Init       | This function initializes NAND specific hardware         | O |
| PAM_GetPAParm  | This function maps the platform and device.              | M |
| PAM_RegLFT     | This function registers LLD to XSR.                      | M |
| PAM_InitInt    | This function initializes the interrupt for NAND device. | О |
| PAM_BindInt    | This function binds the interrupt for NAND device.       | О |
| PAM_EnableInt  | This function enables the interrupt for NAND device.     | 0 |
| PAM_DisableInt | This function disables the interrupt for NAND device.    | О |
| PAM_ClearInt   | This function clears the interrupt for NAND device.      | 0 |
| PAM_Memcpy     | This function copies data from source to destination     | M |



# **PAM Init**

#### DESCRIPTION

This function initializes NAND specific Hardware.

#### **SYNTAX**

```
VOID
PAM_Init(VOID)
```

#### **PARAMETERS**

None

#### **RETURN VALUE**

None

#### **REMARKS**

This function performs platform specific initialization for allowing access to NAND flash device. If necessary, this function should initialize memory bus width, and memory configuration registers for NAND flash device.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   /* PAM_Init() should be called at open time */
   PAM_Init();
   /* LLD Function Table initialization */
   PAM_RegLFT(gstLFT);
```



# **PAM GetPAParm**

#### DESCRIPTION

This function maps the platform and device.

#### **SYNTAX**

```
VOID*
PAM_GetPAParm(VOID)
```

#### **PARAMETERS**

None

#### RETURN VALUE

| Return Value | Description                                                                     |
|--------------|---------------------------------------------------------------------------------|
| VOID *       | Returns the address of the array having information about the volume and device |

#### REMARKS

This function is mandatory.

Currently, XSR supports two volumes and eight devices at maximum, because the number of maximum volume (XSR\_MAX\_VOL) is defined as 2 and the number of maximum device (XSR\_MAX\_DEV) is defined as 8 in XSRTypes. When calling PAM\_GetPAParm, a user can get the volume and device information together. So, a user gets the platform information by calling PAM\_GetPAParm.

**XsrVolParm** data structure is declared in PAM.h.

#### ☐ XsrVolParm data structure

```
typedef struct {
   UINT32    nBaseAddr[XSR_MAX_DEV/XSR_MAX_VOL];
   /* the base address for accessing NAND device*/
   UINT16 nEccPol;
   /* Ecc Execution Section
      NO_ECC : No ECC or ECC execution by
               another type of ECC algorithm
      SW_ECC : ECC execution by XSR Software
                (based on Hamming code)
      HW_ECC : ECC execution by HW
                (if HW has ECC functionality
                based on Hamming code) */
   UINT32 nDevsInVol;
   /* number of devices in the volume */
```



```
VOID
        *pExInfo;
 /* For Device Extension. For Extra Information of Device,
     data structure can be mapped.
XsrVolParm;
```

More detailed explanation about XsrVolParm is as follow.

- □ nBaseAddr is a base address of NAND device for LLD.
- □ nEccPol is a policy whether using ECC code or not: nEccPol can be HW\_ECC, SW ECC and NO ECC. A user sets as HW ECC when NAND device provides ECC generation/correction based on Hamming code. In that case, spare assignment for generated ECC code should be compatible with Samsung spare assignment standard. A user sets as NO\_ECC when NAND device uses no ECC algorithm or hardware ECC algorithm which is not compatible with Samsung standards<sup>6</sup>. When a user wants to use software ECC supported by XSR and sets as SW\_ECC, LLD handles ECC generation/correction. For more information about the ECC policy, refer to Chapter 7.6 ECC Policy.
- **nDevsInVol** is the number of the allocated device in the volume.
- **D pExInfo** is entry for extension usage. It is available for developers who want to add their own platform dependent information.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   XsrVolParm *pstPAM;
   pstPAM = (XsrVolParm *) PAM_GetPAParm();
```

#### **SEE ALSO**

Memory Division, Samsung Electronics Co., Ltd, "NAND Flash Spare Assignment recommendation", http://www.samsung.com/Products/Semiconductor/Flash/TechnicalInfo/Spare\_assignment\_recommendation.pd f

Memory Division, Samsung Electronics Co., Ltd, "ECC(Error Checking & Correction) Algorithm", http://www.samsung.com/Products/Semiconductor/Flash/TechnicalInfo/eccalgo\_040624.pdf



# PAM\_RegLFT

#### DESCRIPTION

This function registers functions to XSR.

#### **SYNTAX**

VOID PAM\_RegLFT(VOID \*pstFunc)

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                          |
|-----------|--------|--------|--------------------------------------|
| pstFunc   | VOID * | Out    | Pointer to LowFuncTbl data structure |

#### RETURN VALUE

None

#### **REMARKS**

This function is mandatory.

#### 1. Registering LLD address to BML



Figure 6-2. Register LLD Address to BML

BML encapsulates the various device driver(LLD)s. LFT(LLD Function Table) is a list of 17 functions that is encapsulated by BML. LFT is defined at LLD.h as LowFuncTbl.



**LowFuncTbl** is allocated corresponding to each device and is able to support up to 8. Thus, it is necessary to register the function of real LLD to the corresponding LowFuncTbl. LowFuncTbl data structure refer to LLD.h.

XSR can work together by calling PAM\_RegLFT and registering the implemented LLD function. BML can call the real LLD function using the function pointer defined at LFT.

pstFunc is a pointer of LowFuncTbl, a LLD address table.

When BML calls PAM\_Reglft, it finds the real function address to access NAND device using LFT.

#### 2. Defining the volume and device of BML



Figure 6-3. Define Volume and Device of BML

A user must recognize the definition of a volume and device to use BML. XSR can support the device up to eight, and BML can manage several devices once bind them with a volume.

BML can support the plural volumes, but it currently supports 2 volumes. BML binds the maximum four devices with a volume, and the devices must be the same type in a volume. For example, the device number  $\#0 \sim \#3$  and  $\#4 \sim \#7$  must be the same type of LLD.

A user should know this volume and device features at BML, so a user can understand the mapping from BML to LLD using LFT.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
VOID
Example(VOID)
   PAM_Init();
   /* LLD Function Table initialization */
   PAM_RegLFT(gstLFT);
```





# **PAM** InitInt

#### DESCRIPTION

This function initializes the specified logical interrupt.

#### **SYNTAX**

```
VOID
PAM_InitInt(UINT32 nLogIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                 |
|-----------|--------|--------|-----------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number |

#### **RETURN VALUE**

None

#### **REMARKS**

This function is an optional interrupt function. Currently, this function is used for asynchronous operation.

This function set registers to use interrupts of platform. This function initializes the specified logical interrupt through OS dependent interrupt initialization function.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
          INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
#define
VOID
Example(VOID)
   /* initializes interrupt for 1st NAND device */
   PAM_InitInt((UINT32)INT_ID_NAND_0);
   /* initializes interrupt for 1st NAND device */
   PAM_BindInt((UINT32)INT_ID_NAND_0);
```

#### **SEE ALSO**

PAM\_BindInt, PAM\_EnableInt, PAM\_DisableInt, PAM\_ClearInt



# **PAM BindInt**

#### DESCRIPTION

This function binds the specified logical interrupt for NAND device.

#### **SYNTAX**

```
VOID
PAM_BindInt(UINT32 nLogIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                 |
|-----------|--------|--------|-----------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number |

#### **RETURN VALUE**

None

#### REMARKS

This function is an optional interrupt function.

Currently, this function is used for asynchronous operation.

This function translates the specified logical interrupt ID into the physical interrupt ID and binds the interrupt through OS dependent function which binds interrupt.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
           INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
#define
VOID
Example(VOID)
   /* initializes interrupt for 1st NAND device */
   PAM_InitInt((UINT32)INT_ID_NAND_0);
   /* initializes interrupt for 1st NAND device */
   PAM_BindInt((UINT32)INT_ID_NAND_0);
```

```
PAM_InitInt, PAM_EnableInt, PAM_DisableInt, PAM_ClearInt
```



#### **PAM EnableInt**

#### DESCRIPTION

This function enables the specified logical interrupt for NAND device.

#### **SYNTAX**

```
VOID
PAM_EnableInt(UINT32 nLogIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                 |
|-----------|--------|--------|-----------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number |

#### **RETURN VALUE**

None

#### REMARKS

This function is an optional interrupt function.

Currently, this function is used for asynchronous operation.

This function translates the specified logical interrupt ID into the physical interrupt ID and enables the interrupt through OS dependent function which enables interrupt.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
#define
           INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
VOID
Example(VOID)
   PAM_ClearInt((UINT32)INT_ID_NAND_0);
   PAM_EnableInt((UINT32)INT_ID_NAND_0);
```

```
PAM_InitInt, PAM_BindInt, PAM_DisableInt, PAM_ClearInt
```



#### **PAM DisableInt**

#### DESCRIPTION

This function disables the specified logical interrupt for NAND device.

#### **SYNTAX**

```
VOID
PAM_DisableInt(UINT32 nLogIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                 |
|-----------|--------|--------|-----------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number |

#### **RETURN VALUE**

None

#### REMARKS

This function is an optional interrupt function.

Currently, this function is used for asynchronous operation.

This function translates the specified logical interrupt ID into the physical interrupt ID and disables the interrupt through OS dependent function which disables interrupt.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
#define
           INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
VOID
Example(VOID)
   PAM_ClearInt((UINT32)INT_ID_NAND_0);
   PAM_DisableInt((UINT32)INT_ID_NAND_0);
```

```
PAM_InitInt, PAM_BindInt, PAM_EnableInt, PAM_ClearInt
```



#### **PAM ClearInt**

#### DESCRIPTION

This function clears the specified logical interrupt for NAND device.

#### **SYNTAX**

```
VOID
PAM_ClearInt(UINT32 nLogIntId)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                 |
|-----------|--------|--------|-----------------------------|
| nLogIntId | UINT32 | In     | Logical interrupt ID number |

#### **RETURN VALUE**

None

#### REMARKS

This function is an optional interrupt function.

Currently, this function is used for asynchronous operation.

This function translates the specified logical interrupt ID into the physical interrupt ID and clears the interrupt through OS dependent function which clears interrupt.

#### **EXAMPLE**

#### (1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
#define
           INT_ID_NAND_0 (0) /* Interrupt ID : 1st NAND */
VOID
Example(VOID)
   PAM_ClearInt((UINT32)INT_ID_NAND_0);
   PAM_EnableInt((UINT32)INT_ID_NAND_0);
```

```
PAM_InitInt, PAM_BindInt, PAM_EnableInt, PAM_DisableInt
```



### **PAM Memcpy**

#### DESCRIPTION

This function copies data from the source to the destination.

#### **SYNTAX**

```
VOID
PAM_Memcpy(VOID *pDst, VOID *pSrc, UINT32 nLen)
```

#### **PARAMETERS**

| Parameter | Type   | In/Out | Description                                    |
|-----------|--------|--------|------------------------------------------------|
| pDst      | VOID * | Out    | Array Pointer of destination data to be copied |
| pSrc      | VOID * | In     | Array Pointer of source data to be copied      |
| nLen      | UINT32 | In     | Length to be copied                            |

#### **RETURN VALUE**

None

#### **REMARKS**

This function is a mandatory memory operation function.

This function is called by the function that wants to copy data in the source buffer to data in the destination buffer. If system can support a functionality for memory copy by hardware, PAM\_Memcpy uses it to adjust the memory copy operation to specific environment of platform. If not, PAM\_Memcpy just calls OS dependent Memcpy function.

#### **EXAMPLE**

(1) Example to call the function

```
#include <PAM.h>
#include <XSRTypes.h>
UINT8 SrcBuf[512];
UINT8 DstBuf[512];
VOID
Example(VOID)
   PAM_Memcpy(&DstBuf[0], &SrcBuf[0], (512));
```



## 7. Advanced Topics

This chapter describes Advanced Topics to port XSR: Semaphore, Interrupt, Timer, Deferred Check Operation, Byte Alignment Restrictions and ECC Policy.

## 7.1. Semaphore

XSR OAM has 4 semaphore functions. This section describes a role of OAM semaphore functions and implementation method of these functions.

If you use XSR on multi-process or multi-task environment, read follows. Otherwise, skip chapter 7.1 and just leave OAM semaphore functions as template.

#### 7.1.1. Backgrounds

XSR is designed to support multi-process environment partially. In multi-process environment, concurrent requests may be issued to XSR. Each layer of XSR has different ability to manage this situation.

STL supports multiple volumes and does not support multiple accesses for one volume. STL assumes there is only one request for one volume. That is, STL can not handle simultaneous requests for one volume. However for different volumes, STL functions are reenterable. Normally this is enough to STL because STL is used by File System, and generally File System handles these simultaneous requests for one volume.

The condition of BML is somewhat different with the condition of STL.



Figure 7-1. Simultaneous Requests to BML

There is an example of NAND device volume in Figure 7-1. The example volume has 4 different areas; boot loader area, Core OS area, OS demand paging area, and File System



area.

There is a demand paging manager which loads proper OS image from NAND device. For example, PocketPC2003 kernel supports this style of demand paging. BML is used by both STL and demand paging manager concurrently; that means BML receives simultaneous requests for same volume. BML is designed to handle these multiple requests for one volume by using semaphore.

If you use multi-task or multi-process environment, there is another situation that BML may receive multiple requests for one volume. In that case, you should implement OAM semaphore functions.

| Supporting                              | STL | BML |
|-----------------------------------------|-----|-----|
| Multiple requests for different volumes | 0   | 0   |
| Multiple requests for same volume       | X   | 0   |
| Use semaphore internally                | X   | 0   |
| Multiple requests for different devices | -   | -   |

In conclusion, semaphore is used by BML to handle multiple requests to NAND devices.



Figure 7-2. Semaphore Operation in BML

#### 7.1.2. Semaphore

Semaphore is traditional IPC(InterProcess Communication) component used in OS. Semaphore is used for two major purposes; shared resources protection and synchronization.

First, semaphore is used to protect shared resources such as memory, device, global variable, program code, etc. This protection can include mutual exclusion and critical section concept. Second, semaphore is used for synchronization. In second case, semaphore can be used like an event or a signal.

In XSR, semaphore is used by BML, to protect device and BML's internal data structure from multiple requests.



When semaphore is used for protection, it is regarded as a key. If one process wants to access shared resource, the process should get a key (admission) before starting shared resource access. Semaphore has internal counter which is called as a token. Token means the number of keys. Semaphore acquiring function is trying to get a key. If semaphore token value is bigger than zero, token is decreased and then calling process is returned from semaphore acquiring function. If semaphore token value is zero, calling process should wait until another process releases semaphore. The process which owns semaphore returns semaphore token by semaphore releasing function.

Most OS have semaphore APIs. These semaphore APIs consist of traditional 4 semaphore functions; create, destroy, acquire, and release.



Figure 7-3. Semaphore Usage Example

Figure 7-3 shows semaphore usage example. Both Process1 and Process2 want to access shared resource. To access shared resource, the process should get semaphore first. In figure, Process1 first acquires semaphore, and then accesses shared resource. However Process2 should wait for semaphore released because semaphore is already allocated to Process1. After finishing access of shared resource, Process1 will release semaphore and then Process2 will be able to access shared resource.

#### 7.1.3. Implementation

XSR OAM has 4 semaphore functions as follows.

BOOL32 OAM\_CreateSM(SM32 \*pHandle)



```
BOOL32 OAM DestroySM(SM32 nHandle)
BOOL32 OAM AcquireSM(SM32 nHandle)
BOOL32 OAM ReleaseSM(SM32 nHandle)
```

If you use multi-process environment and multiple requests can be given to BML, you should implement OAM semaphore functions. In other words, if you are using NAND device volume only for File System or you do not use multi-process environment, then you do not need to implement OAM semaphore functions. However, OAM semaphore functions should return TRUE32 because BML always calls these functions internally.

XSR defines a type SM32 for semaphore handle. This type is same with UINT32 (32 bit unsigned int type). This handle is set from OAM\_CreateSM() and used for other semaphore functions to point the created semaphore.

#### 7.1.3.1. OAM\_CreateSM() Implementation

OAM\_CreateSM() creates semaphore object.

In current version of XSR, you should remember that BML assumes that created semaphore token is zero. Because of this, BML calls OAM\_ReleaseSM() just after semaphore creating. Therefore, OAM CreateSM() should create semaphore to have initial zero token value. Otherwise, semaphore can not protect NAND device properly.

OAM\_CreateSM() returns TRUE32 or FALSE32. When semaphore is successfully created, OAM\_CreateSM() should return TRUE32. Otherwise, OAM\_CreateSM() returns FALSE32.

#### (1) OAM\_CreateSM() implementation example for pSOS BOOL32

```
OAM_CreateSM(SM32 *pHandle)
   INT32
          r;
   UINT32 nIdx;
   BOOL32 bFound = FALSE32;
   for (nIdx = 0; nIdx < XSR MAX SEMAPHORE; nIdx++)</pre>
       if (iNANDMutex.bUsed[nIdx] == FALSE32)
          bFound = TRUE32;
          break;
   }
   if (bFound == FALSE32)
   {
       return FALSE32;
   iNANDMutex.bUsed[nIdx] = TRUE32;
                        = (SM32) nIdx;
   r = Kern::MutexCreate(iNANDMutex.iSymOSMutex[nIdx],
       KSymOsOAMMutexName, KMutexOrdNone);
```



```
if( r != KErrNone)
   return FALSE;
return TRUE32;}
```

(2) OAM\_CreateSM() implementation example for WIN32

```
BOOL32
OAM_CreateSM(SM32 *pHandle)
   HANDLE hSm;
   hSm = CreateSemaphore(
      (LPSECURITY_ATTRIBUTES) NULL, (LONG) 0, (LONG) 1,
       (LPCTSTR) NULL);
   if ((UINT32) hSm == 0)
       return FALSE32;
   *pHandle = (SM32) hSm;
   return TRUE32;
```

#### 7.1.3.2. OAM\_DestroySM() Implementation

OAM\_DestroySM() destroys semaphore object.

OAM\_ DestroySM () returns TRUE32 or FALSE32. When semaphore is successfully destroyed, OAM\_DestroySM() should return TRUE32. OAM\_DestroySM() returns FALSE32.

(1) OAM\_DestroySM() implementation example for pSOS

```
BOOL32
OAM_DestroySM(SM32 nHandle)
   UINT32 nIdx = (UINT32) nHandle;
   if (nIdx >= XSR_MAX_SEMAPHORE)
      return FALSE32;
   iNANDMutex.bUsed[nIdx] = FALSE32;
   return TRUE32;}
```

(2) OAM\_DestroySM() implementation example for WIN32

```
BOOL32
OAM_DestroySM(SM32 nHandle)
   if (CloseHandle((HANDLE) nHandle) == TRUE)
      return TRUE32;
   return FALSE32;
```



#### 7.1.3.3. OAM\_AcquireSM() Implementation

OAM\_AcquireSM() gets semaphore with created semaphore handle. For this acquiring process, most OS provide several policies for semaphore waiting. When semaphore token is zero, calling process may wait or return error. That wait can be time-outed.

However, for OAM\_AcquireSM() implementation you do not need to care about these options. Just implement to wait until semaphore is available.

OAM AcauireSM() returns TRUE32 or FALSE32. When semaphore is successfully acquired, OAM\_AcauireSM() should return TRUE32. Otherwise, OAM\_DestroySM() returns FALSE32.

#### (1) OAM\_AcquireSM() implementation example for pSOS

```
BOOL32
OAM_AcquireSM(SM32 nHandle)
   INT32 r;
   UINT32 nIdx = (UINT32) nHandle;
   if (nIdx >= XSR_MAX_SEMAPHORE)
      return FALSE32;
   r = Kern::MutexWait(*iNANDMutex.iSymOSMutex[nIdx]);
   if(r != KErrNone)
      return FALSE;
   return TRUE32;
```

#### (2) OAM\_AcquireSM() implementation example for WIN32

```
BOOL32
OAM_AcquireSM(SM32 nHandle)
   DWORD nRe;
   nRe = WaitForSingleObject((HANDLE) nHandle,INFINITE);
   if (nRe == WAIT FAILED)
      return FALSE32;
   return TRUE32;
```

#### 7.1.3.4. OAM\_ReleaseSM() Implementation

OAM\_ReleaseSM() releases semaphore with created semaphore handle.

OAM ReleaseSM() returns TRUE32 or FALSE32. When semaphore is successfully released, OAM\_ReleaseSM() should return TRUE32. Otherwise, OAM\_ReleaseSM() returns FALSE32.

#### (1) OAM\_ReleaseSM() implementation example for pSOS



```
BOOL32
OAM ReleaseSM(SM32 nHandle)
   UINT32 nIdx = (UINT32) nHandle;
   if (nIdx >= XSR_MAX_SEMAPHORE)
      return FALSE32;
   Kern::MutexSignal(*iNANDMutex.iSymOSMutex[nIdx]);
   return TRUE32;
```

#### (2) OAM\_ReleaseSM() implementation example for WIN32

```
BOOL32
OAM_ReleaseSM(SM32 nHandle)
   if (ReleaseSemaphore((HANDLE) nHandle, 1, NULL) == TRUE)
      return TRUE32;
   return FALSE32;
```

## 7.2. Interrupt

XSR OAM has 5 interrupt functions. This section describes background of XSR interrupt and implementation method of these functions.

#### 7.2.1. Interrupt of Device Driver Concept

Device driver operates hardware device such as keyboard, mouse, harddisk, NAND memory device, etc. Host processor and hardware device have host - client relationship. In this relationship, host processor can send data and command to device easily. But, it is not easy to send an event from hardware device to host processor.



Figure 7-4. Device Driver Concept

Interrupt is a traditional, useful method when hardware sends an event to host. For example, when keyboard key is pushed by a user, keyboard controller invokes interrupt to host process.





Figure 7-5. Interrupt of Hardware Device

Interrupt is often used to inform that given command is finished by hardware device. NAND device provides this type of interrupt.

#### 7.2.2. Synchronous / Asynchronous Device Driver Model

Depending on the interrupt usage, device driver is classified into synchronous and asynchronous device driver.

Synchronous device driver does not use interrupt. After issuing command to hardware device, host should wait until the command ends. To know end time, host checks status register of hardware device periodically. This periodic checking is called as polling.



Figure 7-6. Polling





Figure 7-7. Synchronous Device Driver Operation

Polling mode device driver is easy to implement but not efficient because application should wait while device is processing the command. Especially in multi-process OS environment, synchronous device driver model is not good because there may be another process wants to be excuted.

Asynchronous device driver uses interrupt to avoid useless waiting. Device driver returns just after issuing command then application gets CPU control. Hardware device processes given command and invokes interrupt to host device driver when given command is over. Interrupt service routine of device driver receives CPU control by interrupt, then checks error and reports proper result to application.





Figure 7-8. Interrupt Usage at Device Driver



Figure 7-9. Asynchronous Device Driver Operation



Asynchronous model device driver is more efficient than synchronous model driver. However, hardware device must have interrupt function and device driver must include interrupt functions and interrupt service routine.

#### 7.2.3. BML and Interrupt

It takes long time to operate BML\_Write(), BML\_Erase() and BML\_Copyback(). Small block NAND's typical page write time is 200 microsecond(µs), and typical block erase time is 2 millisecond(ms). Therefore XSR BML provides a method to use asynchronous device driver model. You can use BML\_FLAG\_ASYNC\_OP flag on nFlag argument of BML functions. If you use BML\_FLAG\_ASYNC\_OP when you are issueing BML commands, it is passed to LLD. LLD receives LLD FLAG ASYNC OP option for BML's BML\_FLAG\_ASYNC\_OP. So, if you want to use asynchronous device driver model at XSR LLD then you should process properly LLD FLAG ASYNC OP in your LLD.

However there is a serious problem when you implement asynchronous model LLD. The problem is error processing. If LLD receives LLD\_FLAG\_ASYNC\_OP, LLD goes back just after issuing NAND command. Because at this time LLD can not know error status, LLD can not return proper error code. After that, interrupt service routine can recognize error situation but there is no BML API to handle this error for interrupt service routine. To solve this problem, you should use Defered Check Operation model. In this model, previous operation error is processed at next operation. So interrupt service routine does not need to handle NAND error.



Figure 7-10. BML and Interrupt

#### 7.2.4. STL and Interrupt

To support asynshronous mode, STL enable to select asynchronous/synchronous mode using bASyncMode flag in STL\_Open().STL also supports STL\_AWrite() and STL\_ADelete() functions for asynchronous mode.



The mechanism of asynchronous mode of STL is different with the mechanism of asynchronous mode of BML. BML functions can be mapped to LLD functions directly in no error case. If BML\_FLAG\_ASYNC\_OP flag is selected to use asynchronous driver model at BML, the interrupt will be invoked after finishing the given command. However, STL functions cannot be mapped to LLD functions directly. STL functions are able to be mapped to several BML functions. Because several NAND commands per one STL function are issued, the mechanism of asynchronous mode of BML can not be adapted to STL.

Asynchronous feature of STL is different concept with asynchronus API calling of BML.

#### 7.2.4.1. Asynchronous Feature of STL



Figure 7-11. STL to BML Mapping Example

At frist, STL\_AWrite() puts BML operations which are needed to execute STL\_AWrite() operation into internal operation queue. However, It does not mean that BML functions are already called. Actually, a BML function can be called after STL\_Sync() is called first.



Once STL\_Sync() is called, a BML function was dequeueed from head of the operation queue, and then can be handled. To minimize the response time of STL, STL\_Sync() calls only one BML operation at a time. To call BML function in asynchronous mode, STL uses BML\_FLAG\_ASYNC\_OP flag as a parameter of BML functions.

In case of using BML\_FLAG\_ASYNC\_OP flag, the interrupt is occured after the operation of the corresponding command is completed. Then, interrupt service routine can call STL\_Sync() again.

Once STL\_Sync() is called again, STL gets the next BML function and handle it. STL repeates BML funtions one by one until the queue becomes empty. In asynchronous mode of STL, STL manages one BML function at once to prevent delays in the response time of the whole system



Figure 7-12. Operation Queue Created by STL\_AWrite()





Figure 7-13. STL\_Sync() Operation (nQuantum: 1)

#### 7.2.5. Timer

#### 7.2.5.1. Asynchronous Feature of XSR and Timer

As mentioned in previous chapter, STL\_AWrite()/STL\_ADelete() generates an operation queue which has BML job schedules. After creating an operation queue, STL\_Sync() actually calls one BML operation at a time. Because the major purpose of this asynchronous mechanism is to reduce response time of STL, processing time is a key factor to STL\_Sync().

STL\_Sync() receives nQuantum which is related to STL response time.





Figure 7-14. Flowchart of STL\_Sync()

In current XSR implementation, nQuantum and timer functions do not mean real timer values. The value of nQuantum means a number of BML operations to be executed at once. Timer function returns the value of a global counter variable instead of the timer tick of the operating system. The value of counter is related with the number of BML operations.

Actually, OAM\_GetTime() returns a current value of a global counter in unsigned int type. To understand OAM\_GetTime() and OAM\_ResetTimer(), you can imagine the ordinary counter which increases continuously. OAM\_ResetTimer() resets the global counter variable as 0, and OAM\_GetTime() returns the current value of the counter and increases the counter. The return value of the timer function is used for comparing with the quantum value of STL\_Sync().

However, if user wants to implement the asynchronous feature based on execution time of operation, timer functions should be changed to use the real OS timer instead of the counter.



#### 7.2.5.2. Implementation

XSR OAM has 2 functions for asynchoronous feature as follows.

```
OAM_ResetTimer(VOID)
VOID
UINT32 OAM_GetTime(VOID)
```

OAM\_ResetTimer() initializes a timer.

STL Sync() calls OAM ResetTimer() before calling OAM GetTime(). Therefore, OAM\_ResetTimer() is good function to initialize a timer. If you do not want to use STL\_AWrite(), STL\_ADelete(), and STL\_Sync(), you do not need to implement this function.

OAM\_ResetTimer() implementation example for Symbian OS

```
static UINT32 nTimerCounter = 0;
static UINT16 nTimerPrevCnt = 0;
VOID
OAM_ResetTimer(VOID)
   nTimerPrevCnt = 0;
   nTimerCounter = 0;
```

OAM\_GetTime() returns current timer counter value.

Because STL\_Sync() uses difference of OAM\_GetTime() calls for every BML function, return timer value's unit is not important. Just remember this value is compared with STL\_Sync() argument nQuantum.

If you do not want to use STL\_AWrite(), STL\_ADelete(), and STL\_Sync(), you can implement this function to return constant value.

OAM GetTime() implementation example for Symbian OS

```
UINT32
OAM_GetTime(VOID)
   return nTimerCounter++;
```

#### 7.2.6. Implementation

#### 7.2.6.1. PAM Implementation

PAM has 5 interrupt functions as follows.

```
VOID
      PAM_InitInt(UINT32 nLogIntId);
VOID
      PAM_BindInt(UINT32 nLogIntId);
VOID
      PAM_EnableInt(UINT32 nLogIntId);
VOID
      PAM_DisableInt(UINT32 nLogIntId);
VOID
      PAM_ClearInt(UINT32 nLogIntId);
```



These functions are not used inside XSR layer; STL, and BML. These functions may be used in LLD or STL's user layer.

In current version of XSR, PAM interrupt functions control the interrupts through OAM interrupt functions.

Interrupt handling flow is divided into two: platform dependent part (PAM) and OS dependent part (OAM). PAM interrupt functions translate a logical interrupt ID into a physical interrupt ID. And PAM interrupt functions call OAM interrupt functions to handle the interrupt which is specified by logical interrupt ID and physical interrupt ID.

#### 7.2.6.2. Implementation in upper layer of STL

To use asynchronous feature of XSR, upper layer of STL should have ISR and additional function call handler. The ISR recieves interrupts from NAND device and notify it to the function call handler. Activated function call handler calls STL\_Sync to process asynchronous operations.

If current mode is asynchronous, the upper layer of STL should call PAM InitInt and PAM\_BindInt before calling STL\_Init and STL\_Open. PAM\_InitInt initialize interrupts for the NAND device. PAM\_BindInt binds interrupts for the NAND device. PAM\_BindInt maps logical interrupts for the NAND device to specific physical interrupts.

In asynchronous mode, STL\_AWrite should be called instead of STL\_Write. Due to limitation of size of the operation queue, maximum size of a write request is restricted in asynchronous mode. The size of a write request from upper layer should be smaller than or equal to 64 KB.

After calling STL\_AWrite, STL\_Sync should be called to handle BML operations in the operation queue. Value of nQuantum, a parameter of STL Sync, should be 1 in current version of XSR.

After dequeueing BML operation from the operation queue, LLD enables the interrupt and process the operation. STL\_Sync returns STL\_SYNC\_INCOMPLETE if operations remain in the queue. When the NAND device finishes the operation, it generates interrupt to CPU. Then ISR lets the function call handler call next STL Sync.

If operation queue is empty, STL\_Sync returns STL\_SYNC\_COMPLETE to the function call handler and upper layer executes next STL operation.





Figure 7-15. Flow between upper layer and XSR in asynchronous mode

**Example for upper layer of STL to support interrupts** 

```
VOID
Example(VOID)
   if (asynchorouns mode)
      Calls PAM_InitInt()
      Calls PAM_BindInt()
   Calls STL_Init()
   Calls STL_Open()
```

#### 7.2.6.3. Implementation in LLD

To use the asynchronous feature of XSR, LLD should call PAM\_ClearInt() and PAM\_EnableInt() at XXX\_Write, XXX\_Erase, XXX\_MErase and XXX\_Copy functions. These functions can receive LLD\_FLAG\_ASYNC\_OP flag. When the flag is set, LLD should call PAM\_ClearInt() and PAM\_EnableInt() before issuing a command to NAND device.

PAM\_ClearInt() clears NAND interrupt. When interrupt service routine is called by



hardware interrupt, after proper processing of interrupt PAM\_ClearInt() should be called to avoid endless invoking of the interrupt.

PAM EnableInt() enables NAND interrupt for next NAND command. Interrupt which is handled in LLD should support both interrupt mode command and non-interrupt mode command. Because of this, LLD should enable and disable the interrupt.

**Example for LLD Erase to support interrupts** 

```
XXX_Erase( ..., UINT32 nFlag)
   Wait processing command
   Checks previous error and return error code
   if (nFlag & LLD_FLAG_ASYNC_OP)
      Calls PAM ClearInt()
      Calls PAM EnableInt()
   Issues erase command to NAND device
   (do not wait)
```

## 7.3. Power-Off Recovery

XSR OAM has a timer function to handle power-off error in BML layer. This section describes background of power-off error processing and implementation method of the timer function.

#### 7.3.1. Power-Off Error Processing and Timer

BML handles all NAND device errors such as page read error, page write error, block erase error, , etc. In case of processing block erase error, there is a problem relate with power-off situation.





Figure 7-16. Power-off Slope Assumption

Generally NAND block erase operation consumes more electronic current than NAND page write operation. Because of this, power-off slope may cause BML to mistake for block erase error handling. Figure 7-16 shows an example of power-off slope. When power is offed, the voltage goes down to zero with slope. Because of low voltage, NAND block erase and NAND page write operation may fail. If processor's operating voltage threshold is lower than NAND's threshold, and NAND erase operation is issued at (B) area in Figure 7-16, BML will try to replace the block. However the block is not real run-time badblock. In (B) area, block erase operation has failed but page write function is still working. Therefore normal block may be recognized as run-time bad block by BML.





Figure 7-17. NAND Block Erase Error at Power-off

To avoid this wrong run-time bad block processing, BML uses OAM\_WaitNMSec(). OAM\_WaitNMSec() is delay function and receives an argument about delay time. The argemnut is given as millisecond unit.

When BML receives block erase error from LLD, BML calls OAM\_WaitNMSec() before starting error handling. This delay time can be modified by BML\_IOCtl().





Figure 7-18. OAM\_WaitNMSec() Usage

#### 7.3.2. Implementation

XSR OAM has 1 function for power-off recovery as follows.

```
VOID
       OAM_WaitNMSec(UINT32 nNMSec);
```

OAM\_WaitNMSec() delays during given milliseconds.

If you do not care about power-off case, you do not need to implement OAM\_WaitNMSec().

#### ${\tt OAM\_GetTime()} \ implementation \ example \ for \ Win 32$

```
OAM_WaitNMSec(UINT32 nNMSec)
{
   Sleep(nNMSec);
```



## 7.4. Deferred Check Operation

Deferred Check Operation is an algorithm to change the operation sequence of the general operation in software. It efficiently uses time for Physical Operation of the device; that improves the system performance. A user can adapt Deferred Check Operation in write operation and erase operation function.

The sequence of the general operation of the device is divided into three;

- 1 Pre-Operation before Command Issue (Register Setting + Data Transfer)
- 2 Physical Operation the real operation is executed
- 3 Normal operation Check

The following figure compares the general operation with Deferred Check Operation.



Figure 7-19. Compare General Operation with Deferred Check Operation

The sequence that the general operation is executed is as follows;

- ① Register related to the operation is set. Data of the host memory is transferred to the buffer of the device (in write operation),
- 2 Physical Operation is executed in the buffer of the device to NAND array cell (in write/erase operation),
- **③** Finally, check the operation is normally executed.

Here, step ② is the time for Physical Operation. CPU suspends as idle during Physical operation.

Deferred Check Operation is designed to efficiently use CPU idle time. Using Deferred Check Operation, the corresponding function is closed after issuing the command. LLD can



execute other operation during time for Physical Operation. Thus, the total system performance is improved.

As the function of Deferred Check Operation closes its operation without handling after step 2, Operation Check (step 3) is **deferred** to the middle of the sequence of next Operation (step ①). A user implement that step ③(checking the former operation is normally executed) in the middle of all Operation functions.

After issuing the command, LLD handles the corresponding function. CPU does not wait as idle during Physical Operation time about the device. Else, CPU executes the next operation. Thus, the overall system performance is improved using Deferred Check Operation.

The sequence that Deferred Check Operation is executed is (The sequence depends on the device) as follows;

- **1.** Data Transfer or Register Setting (1)
- **2.** Host checks the former operation is normally executed (3)
- **3.** If no error, LLD issues the command (Command Issue) (1)
- **4.** LLD finishes the corresponding function of the new command
- **5.** While the device executes Physical Operation, CPU can execute the next operation.

If a user wants to use Deferred Check Operation, LLD has the process to handle the previous operation error. When the previous write operation error occurs in LLD, BML has to handle this error. In this case, BML requests data used in the previous write operation. XXX\_GetPrevOpData is used for data request of BML.

If a user does not use LLD, a user does not it need to implement XXX\_GetPRevOpData in LLD functions. (However, XXX\_GetPrevOpData itself must be existed because of LFT policy of BML.)

Deferred Check Operation functions are as follow;

- XXX\_GetPrevOpData
- XXX FlushOp



## 7.5. Byte Alignment Restrictions

Most of CPUs require that objects and variables reside at particular location in the system memory. For example, 32 bit microprocessors typically organize the memory as shown below. The memory is accessed by performing 32 bit bus cycles. 32 bit bus cycles can be performed at the addresses that are divisible by 4. This requirement is called "byte alignment". Thus, a 4byte integer can be located at 0x1000 or 0x1004, but cannot be located at 0x1001.

To handle the misaligned interger for the read/write operation costs more than to handle the aligned interger for the read/write operation.

For example, an aligned 4byte integer X would be written as X0, X1, X2 and X3. Thus the microprocessor can read the complete 4byte integer in a single bus cycle. However, if the same microprocessor attempts to access 4byte integer at address 0x000D, it will have to read bytes Y0, Y1, Y2 and Y3. This read cannot be performed by a single 32 bit bus cycle. The microprocessor has to perform twice different read operations at address 0x100C and 0x1010 to read the complete 4byte integer Thus it takes twice time to read the misaligned 4byte integer than to read the aligned 4byte integer. .

Table 7-2. 4Byte Alignment Example

|        | Byte 0 | Byte 1 | Byte 2 | Byte 3 |
|--------|--------|--------|--------|--------|
| 0x1000 |        |        |        |        |
| 0x1004 | X0     | X1     | X2     | X3     |
| 0x1008 |        |        |        |        |
| 0x100C |        | Y0     | Y1     | Y2     |
| 0x1010 |        |        |        |        |

Thus, users must handle the "byte alignment" problem when writing LLD codes.

For example, let suppose to use NAND device that accesses bus Bandwidth. If the buffer address is an odd number in read/write operation, the "byte alignment" problem occurs. To solve this byte alignment problem, LDD fixes 2byte alignment using the aligned buffer.

Also, if a device access data using assembler, a user has to set as 4Byte alignment not to broke the buffer.

The following is an example code of 4Byte alignment in reading data using assembler.

## 7.6. ECC Policy

XSR is designed to support both software ECC and hardware ECC. Software ECC codes are included in LLD Layer from v1.6 and Hardware ECC should be implemented in LLD Layer.

Therefore, user should set nEccPol corresponding to ECC policy that users use as follows;

1. When the value of nEccPol should set as SW\_ECC If user wants to use software ECC which is supported by XSR, sets the value of nEccPol



flag as SW ECC. In that case, LLD handles ECC generation and correction by Hamming code.

#### 2. When the value of nEccPol should set as HW\_ECC

If user wants to use hardware ECC which is supported by hardware, sets the value of nECCPol as HW\_ECC. In that case, hardware ECC should satisfy following conditions. First, ECC algorithm supported by hardware should be identical with ECC algorithm used by Samsung'. Second, spare assignment for generated ECC code by hardware should be idendtical with NAND Flash Spare Area Assignment Standard of Samsung 8. Third, stored ECC pattern should be compatible with SAMSUNG standard. If hardware ECC to be used can not satisfy these conditions, user sets the value of nEccPol as NO\_ECC instead of HW\_ECC.

#### **3.** When the value of nEccPol should set as NO\_ECC

When user does not use any ECC algorithm, the value of nEccPol sets as NO ECC. If hardware ECC algorithm is different from ECC algorithm used by Samsung, stored ECC pattern is not compatible with SAMSUNG standard or spare assignment for ECC code is identical with Samsung standard, the value of nECCPol should also be set as NO\_ECC. If spare assignment for ECC code is different from Samsung standard although hardware ECC algorithm and ECC pattern are identical with ECC algorithm used by Samsung, XSR can not be used in this case. To use XSR, users must obey spare assignment standard of Samsung.

General usages of Hardware ECC are as follows;

- 1. Hardware ECC by NAND Device (for example, OneNAND)
- **2.** Hardware ECC by CPU (for example, NAND controller)

The implementation and attention of the above cases are as follows.

#### **□** Implementation

Method of read/write operation for main area and spare area in LLD are exaplained in following table.

Table 7-3. Usage of Main Buffer and Spare Buffer in Read/Write Operation

|                  | Main Buffer         | Spare Buffer        |
|------------------|---------------------|---------------------|
| Page Read/Write  | Should be allocated | Should be allocated |
| Main Read/Write  | Should be allocated | NULL                |
| Spare Read/Write | NULL                | Should be allocated |

When performing page read/write operation with ECC ON in the system where Hardware ECC is integrated or CPU handles ECC, work flow is like below

<sup>&</sup>lt;sup>7</sup> Memory Division, Samsung Electronics Co., Ltd, "ECC(Error Checking & Correction) Algorithm", http://www.samsung.com/Products/Semiconductor/Flash/TechnicalInfo/eccalgo\_040624.pdf

Memory Division, Samsung Electronics Co., Ltd, "NAND Flash Spare Area Assignment Standard", http://www.samsung.com/Products/Semiconductor/Flash/TechnicalInfo/Spare\_assignment\_recommendation.pd



#### In Read operation:

- 1. Read main and spare area
- 2. Generate ECC Code
- **3.** Compare generated ECC with Original ECC which read from spare area.
- **4**. If 2bit ECC error occurs then return a LLD\_READ\_UERROR\_XX.

#### In Write operation:

- 1. Generate ECC Code
- 2. Write main and spare area

In case of OneNAND device, it can get generated ECC values by using register of device. If CPU supports Hardware ECC, codes should be implemented to get ECC value generated by CPU, corresponding to the above sequence.

#### ☐ Attention that spare buffer is NULL in read/wrie main area

When reading and writing only main area as ECC ON, reading and writing ECC value causes problems because spare buffer is null. In order to solve this problem, follow the below sequences

#### In Read operation,

- **1.** Allocate spare buffer in LLD layer
- 2. Read main/spare area
- 3. Generate ECC value for main area
- 4. Compare genetated ECC with ECC for main area in spare area
- **5.** If 2bit ECC error occurs then return a LLD\_READ\_UERROR\_XX.

#### In Write operation,

- 1. Allocate spare buffer and fill as 0xFF in LLD layer
- 2. Fill main buffer with data
- **3.** Generate ECC value for main area
- 4. Fill generated ECC in ECC position of allocated spare buffer. For more information about ECC position, refer to "Spare assignment Standard".
- **5.** Write main and spare area

The following tables are return values when ECC error occur.

Table 7-4. Return values of Main area ECC error

|                                  | Uncorrectable error |
|----------------------------------|---------------------|
| 1st Sector of a page             | LLD_READ_UERROR_M0  |
| 2 <sup>nd</sup> Sector of a page | LLD_READ_UERROR_M1  |
| 3 <sup>rd</sup> Sector of a page | LLD_READ_UERROR_M2  |
| 4 <sup>th</sup> Sector of a page | LLD_READ_UERROR_M3  |

<sup>&</sup>lt;sup>9</sup> Memory Division, Samsung Electronics Co., Ltd, "NAND Flash Spare Assignment recommendation", http://www.samsung.com/Products/Semiconductor/Flash/TechnicalInfo/Spare\_assignment\_recommendation.pd



Table 7-5. Return values of Spare area ECC error

|                                  | Uncorrectable error |
|----------------------------------|---------------------|
| 1st Sector of a page             | LLD_READ_UERROR_S0  |
| 2 <sup>nd</sup> Sector of a page | LLD_READ_UERROR_S1  |
| 3 <sup>rd</sup> Sector of a page | LLD_READ_UERROR_S2  |
| 4 <sup>th</sup> Sector of a page | LLD_READ_UERROR_S3  |

Return value is divided into the major value and minor value.

Major value classifies errors of an operation. Minor value represents details of errors.

For example, If user read a page of large block NAND. When uncorrectable ECC error occurs at first and third sectors, LLD\_READ\_UERROR\_XX has minor return values. It can be described as the following formula after combining with LLD\_READ\_ERROR.

nRet = LLD\_READ\_ERROR | LLD\_READ\_UERROR\_S0 | LLD\_READ\_UERROR\_S2;

The following is an example of LLD Read/Write Function using hardware ECC of CPU(NAND Controller). This example adapts small block NAND device.



# **Appendix**



# Index

| 0                   |
|---------------------|
| o e                 |
| OAM_AcquireSM61     |
| OAM_BindInt64       |
| OAM_ClearInt70      |
| OAM CreateSM        |
| OAM_Debug58         |
| OAM_DestroySM60     |
| OAM_DisableInt68    |
| OAM_EnableInt66     |
| OAM_Free53          |
| OAM_GetROLockFlag77 |
| OAM_GetTime73       |
| OAM_Idle76          |
| OAM_InitInt63       |
| OAM_Malloc52        |
| OAM_Memcmp56        |
| OAM_Memcpy54        |
| OAM_Memset55        |
| OAM_Pa2Va75         |
| OAM_ReleaseSM62     |
| OAM_ResetTimer      |
| OAM_WaitNMSec74     |
|                     |
| P                   |
| ,                   |
| PAM_BindInt         |
| PAM_ClearInt 146    |
| PAM_DisableInt145   |
| PAM_EnableInt144    |
| PAM_GetPAParm137    |

| PAM_Init136               |
|---------------------------|
| PAM_InitInt142            |
| PAM_Memcpy147             |
| PAM_RegLFT139             |
| _ 0                       |
|                           |
| X                         |
|                           |
| XXX_ChkInitBadBlk109      |
| XXX_Close84               |
| XXX_Copy107               |
| XXX_Erase92               |
| XXX_EraseVerify103        |
| XXX_FlushOp122            |
| XXX_GetDevInfo85          |
| XXX_GetOTPLockInfo129     |
| XXX_GetPlatformInfo131    |
| XXX_GetPrevOpData120      |
| XXX_Init82                |
| XXX_IOCtl117              |
| XXX_LoadWrite105          |
| XXX_MErase100             |
| XXX_Open83                |
| XXX_OTPLock128            |
| XXX_OTPRead124            |
| XXX_OTPWrite126           |
| XXX_Read88                |
| XXX_SetLockArea113        |
| XXX_SetLockTightenArea115 |
| XXX_SetRWArea111          |
| XXX_TwoPlaneRead94        |
| XXX_TwoPlaneWrite97       |
| XXX_Write90               |
|                           |